icolokitorios ## 88E1111 Datasheet Integrated 10/100/1000 Ultra Gigabit Ethernet Transceiver Doc. No. MV-S100649-00, Rev. F December 3, 2004 MOVING FORWARD FA | Document S | Status | |----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Advance<br>Information | This document contains design specifications for initial product development. Specifications may change without notice. Contact Marvell Field Application Engineers for more information. | | Preliminary<br>Information | This document contains preliminary data, and a revision of this document will be published at a later date. Specifications may change without notice. Contact Marvell Field Application Engineers for more information. | | Final<br>Information | This document contains specifications on a product that is in final release. Specifications may change without notice. Contact Marvell Field Application Engineers for more information. | | Revision Code: | Rev. F | | Advance | Technical Publications: 2.60 | No part of this document may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopying and recording, for any purpose, without the express written permission of Marvell. Marvell retains the right to make changes to this document at any time, without notice. Marvell makes no warranty of any kind, expressed or implied, with regard to any information contained in this document, including, but not limited to, the implied warranties of merchantability or fitness for any particular purpose. Further, Marvell does not warrant the accuracy or completeness of the information, text, graphics, or other items contained within this document. Marvell products are not designed for use in life-support equipment or applications that would cause a life-threatening situation if any such products failed. Do not use Marvell products in these types of equipment or applications. Marvell assumes no responsibility, either for use of these products or for any infringements of patents and trademarks, or other rights of third parties resulting from its use. No license is granted under any patents, patent rights, or trademarks of Marvell. These products may include one or more optional functions. The user has the choice of implementing any particular optional function. Should the user choose to implement any of these optional functions, it is possible that the use could be subject to third party intellectual property rights. Marvell recommends that the user investigate whether third party intellectual property rights are relevant to the intended use of these products and obtain licenses as appropriate under relevant intellectual property rights. With respect to the products described herein, the user or recipient, in the absence of appropriate U.S. government authorization, agrees: - 1) Not to re-export or release any such information consisting of technology, software or source code controlled for national security reasons by the U.S. Export Control Regulations ("EAR"), to a national of EAR Country Groups D:1 or E:2; - 2) Not to export the direct product of such technology or such software, to EAR Country Groups D:1 or E:2, if such technology or software and direct products thereof are controlled for national - security reasons by the EAR; and, 3) In the case of technology controlled for national security reasons under the EAR where the direct product of the technology is a complete plant or component of a plant, not to export to EAR Country Groups D:1 or E:2 the clirical product of the plant or major component thereof, if such direct product is controlled for national security reasons by the EAR, or is subject to controls under the U.S. Munitions List ("USML"). At all times hereunder, the recipient of any such information agrees that they shall be deemed to have manually signed this document in connection with their receipt of any such information. Copyright © 2004. Marvell International Ltd. All rights reserved. Marvell, the Marvell logo, Moving Forward Faster, Alaska, Fastwriter, GalNet, PHYAdvantage and Prestera are registered trademarks of Marvell. Discovery, DSP Switcher, GalTis, Horizon, Libertas, Link Street, NetGX, RADLAN, Raising The Technology Bar, The Technology Within, UniMAC, Virtual Cable Tester, and Yukon are trademarks of Marvell. All other trademarks are the property of their respective owners. Doc. No. MV-S100649-00 Rev. F #### **OVERVIEW** MARVELL CONFIDENTIA The Alaska™ Ultra 88E1111 Gigabit Ethernet Transceiver is a physical layer device for Ethernet 1000BASE-T, 100BASE-TX, and 10BASE-T applications. It is manufactured using standard digital CMOS process and contains all the active circuitry required to implement the physical layer functions to transmit and receive data on standard CAT 5 unshielded twisted pair. The 88E1111 device incorporates the Marvell Virtual Cable Tester™ (VCT™) feature, which uses Time Domain Reflectometry (TDR) technology for the remote identification of potential cable malfunctions, thus reducing equipment returns and service calls. Using VCT, the Alaska 88E1111 device detects and reports potential cabling issues such as pair swaps, pair polarity and excessive pair skew. The device will also detect cable opens, shorts or any impedance mismatch in the cable and report accurately within one meter the distance to the fault. The 88E1111 device supports the Gigabit Media Independent Interface (GMII), Reduced GMII (RGMII), Serial Gigabit Media Independent Interface (SGMII), the Ten-Bit Interface (TBI), and Reduced TBI (RTBI) for direct connection to a MAC/Switch port. The 88E1111 device incorporates an optional 1.25 GHz SERDES (Serializer/Deserializer). The serial interface may be connected directly to a fiber-optic transceiver for 1000BASE-T/1000BASE-X media conversion applications. Additionally, the 88E1111 device may be used to implement 1000BASE-T Gigabit Interface Converter (GBIC) or Small Form Factor Pluggable (SFP) modules. The 88E1111 device uses advanced mixed-signal processing to perform equalization, echo and crosstalk cancellation, data recovery, and error correction at a gigabit per second data rate. The device achieves robust performance in noisy environments with very low power dissipation. The 88E1111 device is offered in three different package options including a 117-Pin TFBGA, a 96-pin BCC featuring a body size of only 9 x 9 mm, and a 128 PQFP package. #### **FEATURES** - 10/100/1000BASE-T IEEE 802.3 compliant - Supports GMII, TBI, reduced pin count GMII (RGMII), reduced pin count TBI (RTBI), and serial GMII (SGMII) interfaces - Integrated 1.25 GHz SERDES for 1000BASE-X fiber applications - Four RGMII timing modes - Energy Detect and Energy Detect+ low power modes - Three loopback modes for diagnostics - "Downshift" mode for two-pair cable installations - Fully integrated digital adaptive equalizers, echo cancellers, and crosstalk cancellers - Advanced digital baseline wander correction - Automatic MDI/MDIX crossover at all speeds of operation - Automatic polarity correction - IEEE 802.3u compliant Auto-Negotiation - Software programmable LED modes including LED testing - Automatic detection of fiber or copper operation. - Supports IEEE 1149.1 JTAG - Two-Wire Serial Interface (TWSI) and MDC/MDIO - CRC checker, packet counter - Packet generation - Virtual Cable Tester (VCT) - Auto-Calibration for MAC Interface outputs - Requires only two supplies: 2.5V and 1.0V (with 1.2V option for the 1.0V supply) - I/Os are 3.3V tolerant - Low power dissipation Pave = 0.75W - 0.13 μm digital CMOS process - 117-Pin TFBGA, 96-Pin BCC, and 128 PQFP package options - 117-Pin TFBGA package available in Commercial or Industrial grade - Lead-free packages available 88E1111 Device used in Copper Application 88E1111 Device used in Fiber Application 88E1111 RGMII/GMII MAC to SGMII MAC Conversion Doc. No. MV-S100649-00, Rev. F # **Table of Contents** | SEC | CTION 1. SIGNAL DESCRIPTION | | |------------|-----------------------------------------------------------------|----| | 1.1 | 117-Pin TFBGA Package | 11 | | 1.2 | 96-Pin BCC Package | | | 1.3 | 128-Pin PQFP Package | | | 1.4 | Pin Description | | | 1.5 | I/O State at Various Test or Reset Modes | 37 | | 1.6 | 117-Pin TFBGA Pin Assignment List - Alphabetical by Signal Name | 38 | | 1.7 | 96-Pin BCC Pin Assignment List - Alphabetical by Signal Name | 40 | | 1.8 | 128-Pin PQFP Pin Assignment List - Alphabetical by Signal Name | 42 | | SEC | CTION 2. FUNCTIONAL DESCRIPTION | 44 | | 2.1 | 88E1111 Device Interface Description | 45 | | 2.2 | MAC Interfaces | 48 | | | 2.2.1 Gigabit Media Independent Interface (GMII/MII) | 48 | | | 2.2.2 Ten-Bit Interface | | | <b>(2)</b> | 2.2.3 Reduced Pin Count GMII (RGMII) | | | | 2.2.4 Reduced Pin Count TBI (RTBI) | | | | 2.2.5 SGMII Interface | | | | 2.2.6 Serial MAC Interface | | | 2.3 | 88E1111 Device Modes of Operation | 57 | | | 2.3.1 Modes of Operation for Copper Media | 58 | | | 2.3.2 Modes of Operation for Fiber Media | | | | 2.3.3 GMII/MII to SGMII and RGMII to SGMII Mode | | | | 2.3.4 Mode Switching | | | 2.4 | Hardware Configuration | 63 | | | 2.4.1 88E1111 Device Configuration Description | 65 | | 2.5 | Synchronizing FIFO | 69 | | 2.6 | Copper Media Transmit and Receive Functions | 70 | | | 2.6.1 Transmit Side Network Interface | | | | 2.6.2 Encoder | | | | 2.6.3 | Receive Side Network Interface | 70 | |-------|---------|----------------------------------------------------|------| | | 2.6.4 | Decoder | 72 | | | | | | | 2.7 | Power | Supplies | . 73 | | | 2.7.1 | VDDO | 73 | | | 2.7.2 | VDDOH | 73 | | | 2.7.3 | VDDOX | 73 | | | 2.7.4 | AVDD | 73 | | | 2.7.5 | DVDD | | | | | | | | 2.8 | Power | Management | | | | 2.8.1 | Low Power Modes | 74 | | | 2.8.2 | Enabling Low Power Modes | 74 | | | 2.8.3 | Low Power Operating Modes | 75 | | | 2.8.4 | 125CLK and MAC Interface Effect on Low Power Modes | | | | | | | | 2.9 | Manag | gement Interface | . 77 | | | 2.9.1 | Extended Register Access | 78 | | | 2.9.2 | Preamble Suppression | 78 | | | 2.9.3 | Programming Interrupts | | | | | 76.2 | | | 2.10 | | vire S <mark>erial Inter</mark> face | | | | 2.10.1 | Bus Operation | 80 | | | 2.10.2 | Read and Write Operations | 81 | | | | | | | 2.11 | | Vegotiation | | | | | 10/100/1000BASE-T Auto-Negotiation | | | | 2.11.2 | 1000BASE-X Auto-Negotiation | 85 | | | 2.11.3 | SGMII Auto-Negotiation | 86 | | | | GBIC Mode Auto-Negotiation | | | | | Auto-Media Detect Auto-Negotiation | | | | | Serial Interface Auto-Negotiation Bypass Mode | | | V | | | | | 2.12 | Fiber/6 | Copper Auto-Selection | . 88 | | | 2.12.1 | Preferred Media for Fiber/Copper Auto-Selection | 89 | | Y | | shift Feature | | | 2.13 | Downs | shift Feature | . 90 | | 0 4 4 | 1 | ack Modes | 04 | | 2.14 | | | | | | | MAC Interface Loopback | | | | | Copper Line Loopback | | | | 2.14.3 | External 1000 Mbps Loopback | 93 | | 0 4 5 | \/:w4= | l Cable Tester™ (VCT™) Feature | 00 | | 2.15 | virtua | I Cable Tester™ (VCT™) Feature | . 96 | | 2 1 6 | MDI/M | DIX Crossover | 07 | | | | | | | 2.17 | Polari | ty Correction | 98 | | | | | | | 2.18 | Data T | erminal Equipment (DTE) Detect | . 99 | | | | | | | 2.19 | Autom | natic and Manual Impedance Calibration | 100 | | | | MAC Interface Calibration Circuit | | | | | | | # 88E1111 Integrated 10/100/1000 Ultra Gigabit Ethernet Transceiver | | | MAC Interface Calibration Register Definitions | | |-------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------| | | | Changing Auto Calibration Targets Manual Settings to The Calibration Registers | | | 2.20 | | t Generator | | | 2 21 | CRC F | Error Counter and Frame Counter | 105 | | Z.Z I | | Enabling The CRC Error Counter and Frame Counter | | | 2.22 | LED I | nterface | 107 | | | 2.22.1 | Manual LED Control | 107 | | | | LED Functionality | | | 2.23 | IEEE ' | 1149.1 Controller | 113 | | | 2.23.1 | Bypass Instruction | 113<br>113 | | | | | | | 2.24 | | 111 Device Boundary Scan Chain Order Extest Instruction | | | | 2.24.1 | The Clamp Instruction | 116 | | | | The HIGH-Z Instruction | | | | | ID CODE Instruction | | | | 2.2 1. 1 | D GGD Hot Gold Go | | | SEC | TION 3 | REGISTER DESCRIPTION | 117 | | | | | | | SEC | TION 4 | . ELECTRICAL SPECIFICATIONS | 189 | | 4.1 | Absol | ute Maximum Ratings | 189 | | 4.2 | Recor | nmended Operating Conditions | 190 | | | | <u> </u> | | | 4.3 | | ge Thermal Information | | | | 4.3.1 | Thermal Conditions for 117-Pin TFBGA Package | | | | 4.3.2 | Thermal Conditions for 96-Pin BCC Package | | | 8 | 4.3.3 | Thermal Conditions for 128-Pin PQFP Package | | | 4.4 | DC El | ectrical Characteristics | 194 | | | 4.4.1 | Current Consumption AVDDH, AVDDL | 194 | | | 4.4.2 | Current Consumption VDDO, VDDOX, VDDOH | 194 | | | 4.4.3 | Current Consumption Center_Tap | | | | 4.4.4 | Current Consumption DVDD | 195 | | 4.5 | DC Or | perating Conditions | 196 | | | 4.5.1 | Digital Pins | 196 | | | 4.5.2 | Internal Resistor Description | | | 4.6 | IEEE I | DC Transceiver Parameters | 200 | | | 4.6.1 | Serial and SGMII Interface | 201 | | 4.7 | AC Ti | ming Reference Values | 206 | | 4.8 | AC E1 | ectrical Specifications | 207 | | <b>→.</b> 0 | | Reset Timing | | | | 1.0.1 | | 01 | Page 8 | | 4.8.2 | XTAL1 Input Clock Timing | . 208 | |------|---------|-----------------------------------------------------------|-------| | | 4.8.3 | 125CLK Output Timing | 209 | | 4.9 | GMII I | nterface Timing | | | | 4.9.1 | GMII Transmit Timing | | | | 4.9.2 | GMII Receive Timing | | | 4.10 | MII Int | erface Timing | 212 | | | 4.10.1 | 100 Mbps MII Transmit Timing | 212 | | | 4.10.2 | 10 Mbps MII Transmit Timing | 212 | | | 4.10.3 | 100 Mbps MII Receive Timing | 214 | | | 4.10.4 | 10 Mbps MII Receive Timing | 214 | | 4.11 | TBI In | terface Timing | 215 | | | | TBI Transmit Timing. | | | | | TBI Receive Timing | | | 4.12 | RGMII | /RTBI Interface Timing | 217 | | | | RGMII AC Characteristics | | | | | RGMII/RTBI Delay Timing for different RGMII/RTBI Modes | | | 4.13 | Serial | and SGMII Interface Timing | 220 | | | | Serial Interface and SGMII Transmitter AC Characteristics | | | | | Serial Interface and SGMII Receiver AC Characteristics | | | 4 14 | Laten | cy Timing | 221 | | | | GMII to 1000BASE-T Transmit Latency Timing | | | | | MII to 100BASE-TX Transmit Latency Timing | | | | | MII to 10BASE-T Transmit Latency Timing | | | | | 1000BASE-T to GMII Receive Latency Timing | | | | | 100BASE-TX to MII Receive Latency Timing | | | | | 10BASE-T to MII Receive Latency Timing | | | | | GMII to 1000BASE-X Transmit Latency Timing | | | | 4.14.8 | 1000BASE-X to GMII Receive Latency Timing | 226 | | | | RGMII to 1000BASE-T Transmit Latency Timing | | | | | RGMII to 100BASE-TX Transmit Latency Timing | | | | | RGMII to 10BASE-T Transmit Latency Timing | | | | | 2 1000BASE-T to RGMII Receive Latency Timing | | | | | 3 100BASE-TX to RGMII Receive Latency Timing | | | | | I 10BASE-T to RGMII Receive Latency Timing | | | | | RGMII to 1000BASE-X Transmit Latency Timing | | | | 4.14.16 | 5 1000BASE-X to RGMII Receive Latency Timing | 231 | | | | 7 TBI to 1000BASE-T Transmit Latency Timing | | | | | 3 1000BASE-T to TBI Receive Latency Timing | | | | | P RTBI to 1000BASE-T Transmit Latency Timing | | | | | 1000BASE-T to RTBI Receive Latency Timing | | | | | SGMII to 10/100/1000BASE-T Transmit Latency Timing | | | | | 2 10/100/1000BASE-T to SGMII Receive Latency Timing | | | | | I 1000BASE-X to 1000BASE-X Receive Latency Timing | | | | 7.14.24 | F 1000DAGE-1 to 1000DAGE-A NECESTE LATERITY HITIIIIY | ∠აჟ | | 4.15 | Serial Management Interface, Two-Wire Serial Interface, and JTAG Timing | 240 | |------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | | 4.15.1 Serial Management Interface Timing | | | | 4.15.2 Two-Wire Serial Interface (TWSI) Timing | 241 | | | 4.15.3 JTAG Timing | 242 | | 4.16 | IEEE AC Transceiver Parameters | 243 | | Sec | TION 5. PACKAGE MECHANICAL DIMENSIONS | 244 | | OLO | TION O. I ACKAGE INCOMMENCIAL DIMENSION OF THE PROPERTY | 477 | | 5.1 | 117-pin TFBGA Package | 244 | | 5.2 | 96-pin BCC Package - Top View | 246 | | 5.3 | 96-Pin BCC Package - Bottom View | 247 | | 5.4 | 128-Pin PQFP Package | 248 | | SEC | TION 6. ORDER INFORMATION | 249 | | 6 1 | Ordering Part Numbers and Package Markings | 249 | # **Section 1. Signal Description** The 88E1111 device is a 10/100/1000BASE-T/1000BASE-X Gigabit Ethernet transceiver. #### 1.1 117-Pin TFBGA Package Figure 1: 88E1111 Device 117-Pin TFBGA Package (Top View) | | 1 | 2 | 3 | 654 11 | 5 | 6 | 7 | 8 | 9 | | |---|---------|---------|---------|---------|--------|---------|-----------|-----------------|------------------|---| | Α | RXD5 | RXD6 | S_IN+ | S_IN- | S_CLK+ | S_CLK- | S_OUT+ | S_OUT- | LED_<br>LINK1000 | А | | В | RX_DV | RXD0 | RXD3 | VDDO | CRS | COL | AVDD | LED_<br>LINK100 | VDDOH | В | | С | RX_CLK | VDDO ** | RXD2 | RXD4 | RXD7 | DVDD | DVDD | LED_<br>LINK10 | LED_RX | С | | D | TX_CLK | RX_ER | RXD1 | VSS | VSS | VSS | DVDD | CONFIG[0] | LED_TX | D | | E | TX_EN | GTX_CLK | DVDD | VSS | VSS | VSS | DVDD | LED_<br>DUPLEX | CONFIG[1] | E | | F | TXD0 | TX_ER | DVDD | VSS | VSS | VSS | VDDOH | CONFIG[2] | CONFIG[4] | F | | G | NC | TXD1 | TXD2 | VSS | VSS | VSS | CONFIG[3] | CONFIG[6] | CONFIG[5] | G | | Н | TXD4 | TXD3 | TXD5 | VSS | VSS | VSS | VSSC | SEL_<br>FREQ | XTAL1 | н | | J | TXD6 | TXD7 | DVDD | VSS | VSS | VSS | DVDD | VDDOH | XTAL2 | J | | К | VDDO | 125CLK | RESETn | VSS | VSS | VSS | NC | TDO | VDDOX | К | | L | INTn | VDDOX | MDC | COMA | VSS | VSS | TDI | TMS | TCK | L | | M | MDIO | RSET | AVDD | AVDD | HSDAC+ | HSDAC- | AVDD | AVDD | TRSTn | М | | N | MDI[0]+ | MDI[0]- | MDI[1]+ | MDI[1]- | AVDD | MDI[2]+ | MDI[2]- | MDI[3]+ | MDI[3]- | N | | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | _ | Figure 2: Pin A1 Location MARVELL CONFIDENTIAL Copyright © 2004 Marvell December 3, 2004, Advance #### 1.2 96-Pin BCC Package 88E1111 Figure 3: 88E1111 Device 96-Pin BCC Package (Top View) #### 1.3 128-Pin PQFP Package Figure 4: 88E1111 Device 128-Pin PQFP Package (Top View) # 1.4 Pin Description ## 1.4.1 Pin Type Definitions | Pin Type | Definition | |----------|-----------------------| | Н | Input with hysteresis | | I/O | Input and output | | 1 | Input only | | 0 | Output only | | PU | Internal pull up | | PD | Internal pull down | | D | Open drain output | | Z | Tri-state output | | mA | DC sink capability | Table 1: Media Dependent Interface | | ula Dopolia | T | 7. O. | | | | |--------------------|-----------------|-------------------|--------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 117-TFBGA<br>Pin # | 96-BCC<br>Pin # | 128-PQFP<br>Pin # | Pin Name | Pin<br>Type | Description | | | N1<br>N2 | 29 31 | 41 42 | MDI[0]+<br>MDI[0]- | I/O, D | Media Dependent Interface[0]. In 1000BASE-T mode in MDI configuration, MDI[0]± correspond to BI_DA±. In MDIX configuration, MDI[0]± correspond to BI_DB±. In 100BASE-TX and 10BASE-T modes in MDI configuration, MDI[0]± are used for the transmit pair. In MDIX configuration, MDI[0]± are used for the receive pair. MDI[0]± should be tied to ground if not used. | | | N3<br>N4 | 33 34 | 46<br>47 | MDI[1]+<br>MDI[1]- | I/O, D | See "MDI/MDIX Crossover" on page 97. Media Dependent Interface[1]. In 1000BASE-T mode in MDI configuration, MDI[1]± correspond to BI_DB±. In MDIX configuration, MDI[1]± correspond to BI_DA±. In 100BASE-TX and 10BASE-T modes in MDI configuration, MDI[1]± are used for the receive pair. In MDIX configuration, MDI[1]± are used for the transmit pair. MDI[1]± should be tied to ground if not used. See "MDI/MDIX Crossover" on page 97. | | Page 15 Table 1: Media Dependent Interface (Continued) | 117-TFBGA<br>Pin # | 96-BCC<br>Pin # | 128-PQFP<br>Pin # | Pin Name | Pin<br>Type | Description | |--------------------|-----------------|-------------------|--------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | N6<br>N7 | 39<br>41 | 56<br>57 | MDI[2]+<br>MDI[2]- | I/O, D | Media Dependent Interface[2]. In 1000BASE-T mode in MDI configuration, MDI[2]± correspond to BI_DC±. In MDIX configuration, MDI[2]± corresponds to BI_DD±. In 100BASE-TX and 10BASE-T modes, MDI[2]± are not used. MDI[2]± should be tied to ground if not used. | | N8<br>N9 | 42 43 | 61 62 | MDI[3]+<br>MDI[3]- | I/O, D | See "MDI/MDIX Crossover" on page 97. Media Dependent Interface[3]. In 1000BASE-T mode in MDI configuration, MDI[3]± correspond to BI_DD±. In MDIX configuration, MDI[3]± correspond to BI_DC±. In 100BASE-TX and 10BASE-T modes, MDI[3]± are not used. MDI[3]± should be tied to ground if not used. See "MDI/MDIX Crossover" on page 97. | The GMII interface supports both 1000BASE-T and 1000BASE-X modes of operation. The GMII interface pins are also used for the TBI interface. See the next table for TBI pin definitions. The MAC interface pins are 3.3V tolerant. See Section 4.5.1, "Digital Pins," on page 196 for details. Table 2: GMII/MII Interfaces | 117-TFBGA<br>Pin # | 96-BCC<br>Pin # | 128-PQFP<br>Pin # | Pin Name | Pin<br>Type | Description | | | | | |--------------------|-----------------|-------------------|----------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | E2 | 8 | 14 | GTX_CLK | I | GMII Transmit Clock. GTX_CLK provides a 125 MHz clock reference for TX_EN, TX_ER, and TXD[7:0]. This clock can be stopped when the device is in 10/100BASE-T modes, and also during Auto-Negotiation. | | | | | | D1 | 4 | 10 | TX_CLK | O, Z | MII Transmit Clock. TX_CLK provides a 25 MHz clock reference for TX_EN, TX_ER, and TXD[3:0] in 100BASE-TX mode, and a 2.5 MHz clock reference in 10BASE-T mode. | | | | | | | 8 | | | | TX_CLK provides a 25 MHz, 2.5 MHz, or 0 MHz clock during 1000 Mbps Good Link, Auto-Negotiation, and Link Lost states depending on the setting of register 20.6:4. | | | | | | 20'0 | 0, | | | | The 2.5 MHz clock is the default rate, which may be programmed to another frequency by writing to register 20.6:4. | | | | | | E1 | 9 | 16 | TX_EN | I | GMII and MII Transmit Enable. In GMII/MII mode when TX_EN is asserted, data on TXD[7:0] along with TX_ER is encoded and transmitted onto the cable. | | | | | | | | | | | TX_EN is synchronous to GTX_CLK, and synchronous to TX_CLK in 100BASE-TX and 10BASE-T modes. | | | | | | F2 | 7 | 13 | TX_ER | * | GMII and MII Transmit Error. In GMII/MII mode when TX_ER and TX_EN are both asserted, the transmit error symbol is transmitted onto the cable. When TX_ER is asserted with TX_EN de-asserted, carrier extension symbol is transmitted onto the cable. | | | | | | | | | 6 | | TX_ER is synchronous to GTX_CLK, and synchronous to TX_CLK in 100BASE-TX and 10BASE-T modes. | | | | | Table 2: GMII/MII Interfaces (Continued) | 117-TFBGA<br>Pin # | 96-BCC<br>Pin # | 128-PQFP<br>Pin # | Pin Name | Pin<br>Type | Description | |----------------------------------------------|----------------------------------------------|----------------------------------------------|-------------------------------------------------------------------------------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | J2<br>J1<br>H3<br>H1<br>H2<br>G3<br>G2<br>F1 | 20<br>19<br>18<br>17<br>16<br>14<br>12<br>11 | 29<br>28<br>26<br>25<br>24<br>20<br>19<br>18 | TXD[7] TXD[6] TXD[5] TXD[4] TXD[3]/TXD[3] TXD[2]/TXD[2] TXD[1]/TXD[1] TXD[0]/TXD[0] | Or | GMII and MII Transmit Data. In GMII mode, TXD[7:0] present the data byte to be transmitted onto the cable in 1000BASE-T mode. In MII mode, TXD[3:0] present the data nibble to be transmitted onto the cable in 100BASE-TX and 10BASE-T modes. TXD[7:4] are ignored in these modes, but should be driven either high or low. These pins must not float. TXD[7:0] are synchronous to GTX_CLK, and synchronous to TX_CLK in 100BASE-TX and 10BASE-T modes. Inputs TXD[7:4] should be tied low if not used (e.g., RGMII mode). | | C1 | 2 | 7 | RX_CLK | O, Z | GMII and MII Receive Clock. RX_CLK provides a 125 MHz clock reference for RX_DV, RX_ER, and RXD[7:0] in 1000BASE-T mode, a 25 MHz clock reference in 100BASE-TX mode, and a 2.5 MHz clock reference in 10BASE-T mode. TX_TCLK comes from the RX_CLK pins used in jitter testing. Refer to Register 9 for jitter test modes. | | B1 | 94 | 4 | RX_DV | O, Z | GMII and MII Receive Data Valid. When RX_DV is asserted, data received on the cable is decoded and presented on RXD[7:0] and RX_ER. RX_DV is synchronous to RX_CLK. | | D2 | 3 | 8 | RX_ER | O, Z | GMII and MII Receive Error. When RX_ER and RX_DV are both asserted, the signals indicate an error symbol is detected on the cable. When RX_ER is asserted with RX_DV deasserted, a false carrier or carrier extension symbol is detected on the cable. RX_ER is synchronous to RX_CLK. | Table 2: GMII/MII Interfaces (Continued) | 14510 2. | , | accs (Contine | 104) | | | |----------------------------------------------|----------------------------------------------|----------------------------------------------------|----------------------------------------------------------------------------------------------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 117-TFBGA<br>Pin # | 96-BCC<br>Pin # | 128-PQFP<br>Pin # | Pin Name | Pin<br>Type | Description | | C5<br>A2<br>A1<br>C4<br>B3<br>C3<br>D3<br>B2 | 86<br>87<br>89<br>90<br>91<br>93<br>92<br>95 | 120<br>121<br>123<br>124<br>125<br>126<br>128<br>3 | RXD[7]<br>RXD[6]<br>RXD[5]<br>RXD[4]<br>RXD[3]/RXD[3]<br>RXD[2]/RXD[2]<br>RXD[1]/RXD[1]<br>RXD[0]/RXD[0] | O, Z | GMII and MII Receive Data. Symbols received on the cable are decoded and presented on RXD[7:0] in 1000BASE-T mode. In MII mode, RXD[3:0] are used in 100BASE-TX and 10BASE-T modes. In MII mode, RXD[7:4] are driven low. RXD[7:0] is synchronous to RX_CLK. | | B5 | 84 | 115 | CRS | O, Z | GMII and MII Carrier Sense. CRS asserts when the receive medium is non-idle. In half-duplex mode, CRS is also asserted during transmission. CRS assertion during half-duplex transmit can be disabled by programming register 16.11 to 0. CRS is asynchronous to RX_CLK, GTX_CLK, and TX_CLK. | | B6 | 83 | 114 | COL | O, Z | GMII and MII Collision. In 10/100/ 1000BASE-T full-duplex modes, COL is always low. In 10/100/1000BASE-T half-duplex modes, COL asserts only when both the transmit and receive media are non-idle. In 10BASE-T half-duplex mode, COL is asserted to indicate signal quality error (SQE). SQE can be disabled by clearing register 16.2 to zero. COL is asynchronous to RX_CLK, GTX_CLK, and TX_CLK. | The TBI interface supports 1000BASE-T mode of operation. The TBI interface uses the same pins as the GMII interface. The MAC interface pins are 3.3V tolerant. See "Digital Pins" on page 196 for details. Table 3: TBI Interface | Table 3. TB | illiterrace | | | | | |----------------------------------------------|----------------------------------------------|----------------------------------------------------|------------------------------------------------------------------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 117-TFBGA<br>Pin # | 96-BCC<br>Pin # | 128-PQFP<br>Pin # | Pin Name | Pin<br>Type | Description | | E2 | 8 | 14 | GTX_CLK/<br>TBI_TXCLK | | TBI Transmit Clock. In TBI mode, GTX_CLK is used as TBI_TXCLK. TBI_TXCLK is a 125 MHz transmit clock. TBI_TXCLK provides a 125 MHz clock reference for TX_EN, TX_ER, and TXD[7:0]. | | D1 | 4 | 10 | TX_CLK/<br>RCLK1 | O, Z | TBI 62.5 MHz Receive Clock- even code group. In TBI mode, TX_CLK is used as RCLK1. | | J2<br>J1<br>H3<br>H1<br>H2<br>G3<br>G2<br>F1 | 20<br>19<br>18<br>17<br>16<br>14<br>12 | 29<br>28<br>26<br>25<br>24<br>20<br>19<br>18 | TXD[7] TXD[6] TXD[5] TXD[4] TXD[3] TXD[2] TXD[1] TXD[0] | I | TBI Transmit Data. TXD[7:0] presents the data byte to be transmitted onto the cable. TXD[9:0] are synchronous to GTX_CLK. Inputs TXD[7:4] should be tied low if not used (e.g., RTBI mode). | | E1 | 90 | 16 | TX_EN/<br>TXD8 | I | TBI Transmit Data. In TBI mode, TX_EN is used as TXD8. TXD[9:0] are synchronous to GTX_CLK. | | F2 | 7 | 13 | TX_ER/<br>TXD9 | 1 | TBI Transmit Data. In TBI mode, TX_ER is used as TXD9. TXD[9:0] are synchronous to GTX_CLK. TX_ER should be tied low if not used (e.g., RTBI mode). | | C1 | 2 | 7 | RX_CLK/<br>RCLK0 | O, Z | TBI 62.5 MHz Receive Clock- odd code group. In the TBI mode, RX_CLK is used as RCLK0. | | C5<br>A2<br>A1<br>C4<br>B3<br>C3<br>D3<br>B2 | 86<br>87<br>89<br>90<br>91<br>93<br>92<br>95 | 120<br>121<br>123<br>124<br>125<br>126<br>128<br>3 | RXD[7]<br>RXD[6]<br>RXD[5]<br>RXD[4]<br>RXD[3]<br>RXD[2]<br>RXD[1]<br>RXD[0] | O, Z | TBI Receive Data code group [7:0]. In the TBI mode, RXD[7:0] present the data byte to be transmitted to the MAC. Symbols received on the cable are decoded and presented on RXD[7:0]. RXD[7:0] are synchronous to RCLK0 and RCLK1. | | B1 | 94 | 4 | RX_DV/<br>RXD8 | O, Z | TBI Receive Data code group bit 8. In the TBI mode, RX_DV is used as RXD8. RXD[9:0] are synchronous to RCLK0 and RCLK1. | Table 3: TBI Interface (Continued) | 117-TFBGA<br>Pin # | 96-BCC<br>Pin # | 128-PQFP<br>Pin # | Pin Name | Pin<br>Type | Description | |--------------------|-----------------|-------------------|----------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | D2 | 3 | 8 | RX_ER/<br>RXD9 | O, Z | TBI Receive Data code group bit 9. In the TBI mode, RX_ER is used as RXD9. RXD[9:0] are synchronous to RCLK0 and RCLK1. | | B5 | 84 | 115 | CRS/<br>COMMA | O, Z | TBI Valid Comma Detect. In the TBI mode, CRS is used as COMMA. | | B6 | 83 | 114 | COL/LPBK | I | TBI Mode Loopback. In the TBI mode, COL is used to indicate loopback on the TBI. When a "0 - 1" transition is sampled on this pin, bit 0.14 is set to 1. When a "1 - 0" is sampled on this pin, bit 0.14 is reset to 0. If this feature is not used, the COL pin should be driven low on the board. This pin should not be left floating in TBI mode. | The RGMII interface supports 10/100/1000BASE-T and 1000BASE-X modes of operation. The RGMII interface pins are also used for the RTBI interface. See the next table for RTBI pin definitions. The MAC interface pins are 3.3V tolerant. See "Digital Pins" on page 196 for details. Table 4: RGMII Interface | Table 4: KG | iviii interrac | <b>-</b> | | | | |----------------------|----------------------|------------------------|--------------------------------------------------------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 117-TFBGA<br>Pin # | 96-BCC<br>Pin # | 128-PQFP<br>Pin # | Pin Name | Pin<br>Type | Description | | E2 | 8 | 14 | GTX_CLK/<br>TXC | | RGMII Transmit Clock provides a 125 MHz, 25 MHz, or 2.5 MHz reference clock with ±50 ppm tolerance depending on speed. In RGMII mode, GTX_CLK is used as TXC. | | H2<br>G3<br>G2<br>F1 | 16<br>14<br>12<br>11 | 24<br>20<br>19<br>18 | TXD[3]/TD[3]<br>TXD[2]/TD[2]<br>TXD[1]/TD[1]<br>TXD[0]/TD[0] | 1 | RGMII Transmit Data. In RGMII mode, TXD[3:0] are used as TD[3:0]. In RGMII mode, TXD[3:0] run at double data rate with bits [3:0] presented on the rising edge of GTX_CLK, and bits [7:4] presented on the falling edge of GTX_CLK. In this mode, TXD[7:4] are ignored. In RGMII 10/100BASE-T modes, the transmit data nibble is presented on TXD[3:0] on the rising edge of GTX_CLK. | | E1 | 9 | 16 | TX_EN/<br>TX_CTL | I | RGMII Transmit Control. In RGMII mode, TX_EN is used as TX_CTL. TX_EN is presented on the rising edge of GTX_CLK. A logical derivative of TX_EN and TX_ER is presented on the falling edge of GTX_CLK. | | C1 (V) | 2 | 7 | RX_CLK/<br>RXC | O, Z | RGMII Receive Clock provides a 125 MHz, 25 MHz, or 2.5 MHz reference clock with ± 50 ppm tolerance derived from the received data stream depending on speed. In RGMII mode, RX_CLK is used as RXC. | | B1 | 94 | 4 | RX_DV/<br>RX_CTL | O, Z | RGMII Receive Control. In RGMII mode, RX_DV is used as RX_CTL. RX_DV is presented on the rising edge of RX_CLK. A logical derivative of RX_DV and RX_ER is presented on the falling edge of RX_CLK. | | B3<br>C3<br>D3<br>B2 | 91<br>93<br>92<br>95 | 125<br>126<br>128<br>3 | RXD[3]/RD[3]<br>RXD[2]/RD[2]<br>RXD[1]/RD[1]<br>RXD[0]/RD[0] | 0, Z | RGMII Receive Data. In RGMII mode, RXD[3:0] are used as RD[3:0]. In RGMII mode, RXD[3:0] run at double data rate with bits [3:0] presented on the rising edge of RX_CLK, and bits [7:4] presented on the falling edge of RX_CLK. In this mode, RXD[7:4] are ignored. | | | | | NO. | ( | In RGMII 10/100BASE-T modes, the receive data nibble is presented on RXD[3:0] on the rising edge of RX_CLK. RXD[3:0] are synchronous to RX_CLK. | Doc. No. MV-S100649-00, Rev. F The RTBI interface supports 1000BASE-T mode of operation. The RTBI interface uses the same pins as the RGMII interface. The MAC interface pins are 3.3V tolerant. See "Digital Pins" on page 196 for details. Table 5: RTBI Interface | 117-TFBGA<br>Pin # | 96-BCC<br>Pin # | 128-PQFP<br>Pin # | Pin Name | Pin<br>Type | Description | |----------------------|----------------------|------------------------|--------------------------------------------------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | E2 | 8 | 14 | GTX_CLK/<br>TXC | 1 | RGMII Transmit Clock provides a 125 MHz reference clock with ± 50 ppm tolerance. In RTBI mode, GTX_CLK is used as TXC. | | H2<br>G3<br>G2<br>F1 | 16<br>14<br>12<br>11 | 24<br>20<br>19<br>18 | TXD[3]/TD[3] TXD[2]/TD[2] TXD[1]/TD[1] TXD[0]/TD[0] | I | RTBI Transmit Data. In RTBI mode, TXD[3:0] are used as TD[3:0]. TD[3:0] run at double data rate with bits [3:0] presented on the rising edge of GTX_CLK, and bits [8:5] presented on the falling edge of GTX_CLK. In this mode, TXD[7:4] are ignored. | | E1 | 9 | 16 | TX_EN/<br>TD4_TD9 | I | RTBI Transmit Data. In RTBI mode, TX_EN is used as TD4_TD9. TD4_TD9 runs at a double data rate with bit 4 presented on the rising edge of GTX_CLK, and bit 9 presented on the falling edge of GTX_CLK. | | C1 | 2 | 7 | RX_CLK/<br>RXC | O, Z | RTBI Receive Clock provides a 125 MHz reference clock with ± 50 ppm tolerance derived from the received data stream. In RTBI mode, RX_CLK is used as RXC. | | B3<br>C3<br>D3<br>B2 | 91<br>93<br>92<br>95 | 125<br>126<br>128<br>3 | RXD[3]/RD[3]<br>RXD[2]/RD[2]<br>RXD[1]/RD[1]<br>RXD[0]/RD[0] | O, Z | RTBI Receive Data. In RTBI mode, RXD[3:0] are used as RD[3:0]. RD[3:0] runs at double data rate with bits [3:0] presented on the rising edge of RX_CLK, and bits [8:5] presented on the fall- ing edge of RX_CLK. In this mode, RXD[7:4] are ignored. | | B1 | 94 | 4 | RX_DV/<br>RD4_RD9 | O, Z | RTBI Receive Data. In RTBI mode, RX_DV is used as RD4_RD9. RD4_RD9 runs at a double data rate with bit 4 presented on the rising edge of RX_CLK, and bit 9 presented on the falling edge of RX_CLK. | Table 6: SGMII Interface | 117-TFBGA<br>Pin # | 96-BCC<br>Pin # | 128-PQFP<br>Pin # | Pin Name | Pin<br>Type | Description | |--------------------|-----------------|-------------------|------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A3<br>A4 | 82<br>81 | 113<br>112 | S_IN+<br>S_IN- | | SGMII Transmit Data. 1.25 GBaud input - Positive and Negative. | | | | | | | Input impedance on the S_IN± pins may be programmed for 50 ohm or 75 ohm impedance by setting register 26.6. The input impedance default setting is determined by the 75/50 OHM configuration pin. See "Hardware Configuration" on page 63. | | A5<br>A6 | 79<br>80 | 110<br>109 | S_CLK+<br>S_CLK- | I/O | SGMII 625 MHz Receive Clock. | | Au | 00 | 0 | O_OLIV | | For Serial Interface modes (HWCFG_MODE[3:0] = 1x00) the S_CLK± pins become Signal Detect± (SD±) inputs. | | A7<br>A8 | 77<br>75 | 107<br>105 | S_OUT+<br>S_OUT- | O, Z | SGMII Receive Data. 1.25 GBaud output - Positive and Negative. | | 11/4 | Y SACK | | | | Output impedance on the S_OUT± pins may be programmed for 50 ohm or 75 ohm impedance by setting register 26.5. Output amplitude can be adjusted via register 26.2:0. The output impedance default setting is determined by the 75/50 OHM configuration pin. See "Hardware Configuration" on page 63. | Table 7: 1.25 GHz Serial High Speed Interface | Table 1. 1.2 | J GI IZ Geria | i nigii speed | interrace | 2.0 | | |--------------------|-----------------|-------------------|--------------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 117-TFBGA<br>Pin # | 96-BCC<br>Pin # | 128-PQFP<br>Pin # | Pin Name | Pin<br>Type | Description | | A3<br>A4 | 82 81 | 113 112 | S_IN+<br>S_IN- | | 1.25 GHz input - Positive and Negative. When this interface is used as a MAC interface, the MAC transmitter's positive output connects to the S_IN+. The MAC transmitter's negative output connects to the S_IN When this interface is used as a fiber interface, the fiber-optic transceiver's positive output connects to the S_IN+. The fiber-optic transceiver's negative output connects to the S_IN Input impedance on the S_IN± pins may be programmed for 50 ohm or 75 ohm impedance by setting register 26.6. The input impedance default setting is determined by the 75/50 OHM configuration pin. See "Hardware Configuration" on page 63. | | A5<br>A6 | 79<br>80 | 110<br>109 | S_CLK+/SD+<br>S_CLK-/SD- | I | Signal Detect input. For Serial Interface modes the S_CLK± pins become Signal Detect± (SD±) inputs. | | A7<br>A8 | 77 75 | 107 | S_OUT+<br>S_OUT- | 0, z | 1.25 GHz output – Positive and Negative. When this interface is used as a MAC interface, S_OUT+ connects to the MAC receiver's positive input. S_OUT- connects to the MAC receiver's negative input. When this interface is used as a fiber interface, S_OUT+ connects to the fiber-optic transceiver's positive input. S_OUT- connects to the fiber-optic transceiver's negative input. Output impedance on the S_OUT± pins may be programmed for 50 ohm or 75 ohm impedance by setting register 26.5. Output amplitude can be adjusted via register 26.2:0. The output impedance default setting is determined by the 75/50 OHM configuration pin. See "Hardware Configuration" on page 63. | Table 7: 1.25 GHz Serial High Speed Interface (Continued) | 117-TFBGA<br>Pin # | 96-BCC<br>Pin # | 128-PQFP<br>Pin # | Pin Name | Pin<br>Type | Description | |--------------------|-----------------|-------------------|----------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | B3 | 91 | 125 | RXD[3] | 0, Z | Serial MAC interface Copper Link Status[1] connection. 1 = Copper link up 0 = Copper link down See "Serial MAC Interface" on page 56 for details. | | C3 | 93 | 126 | RXD[2] | O, Z | Serial MAC interface Copper Link Status[0] connection. 1 = Copper link down 0 = Copper link up See "Serial MAC Interface" on page 56 for details. | | D3 | 92 | 128 | RXD[1] | O, Z | Serial MAC interface PHY_SIGDET[1] connection. 1 = S_OUT± valid code groups according to clause 36. 0 = S_OUT± invalid See "Serial MAC Interface" on page 56 for details. | | B2 | 95 | 3 | RXD[0] | O, Z | Serial MAC interface PHY_SIGDET[0] connection. 1 = S_OUT± invalid 0 = S_OUT± valid code groups according to clause 36 See "Serial MAC Interface" on page 56 for details. | Table 8: Management Interface and Interrupt | | | | | 70 (1 | <u> </u> | |--------------------|-----------------|-------------------|----------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 117-TFBGA<br>Pin # | 96-BCC<br>Pin # | 128-PQFP<br>Pin # | Pin Name | Pin<br>Type | Description | | L3 | 25 | 35 | MDC | 3.3V<br>Tolerant | MDC is the management data clock reference for the serial management interface. A continuous clock stream is not expected. The maximum frequency supported is 8.3 MHz. | | M1 | 24 | 33 | MDIO | I/O<br>3.3V<br>Tolerant | MDIO is the management data. MDIO transfers management data in and out of the device synchronously to MDC. This pin requires a pull-up resistor in a range from 1.5 kohm to 10 kohm. | | L1 | 23 | 32 | INTn | D | The polarity of the INTn pin may be programmed at hardware reset by setting the INT_POL bit. Polarity: 0 = Active High 1 = Active Low See "Hardware Configuration" on page 63. See "Programming Interrupts" on page 79. | Table 9: Two-Wire Serial Interface | 117-TFBGA<br>Pin # | 96-BCC<br>Pin # | 128-PQFP<br>Pin # | Pin Name | Pin<br>Type | Description | |--------------------|-----------------|-------------------|----------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | L3 | 25 | 35 | MDC/SCL | 1 | Two-wire serial interface (TWSI) serial clock line. When the 88E1111 device is connected to the bus, MDC connects to the serial clock line (SCL). Data is input on the rising edge of SCL, and output on the falling edge. See Two-wire Serial Interface on page 67. | | M1 | 24 | 33 | MDIO/SDA | 1/0 | TWSI serial data line. When the 88E1111 device is connected to the bus, MDIO connects to the serial data line (SDA). This pin is open-drain and may be wire-ORed with any number of open-drain devices. See Two-wire Serial Interface on page 67. | Table 10: LED Interface | | | | T | | | |--------------------|-----------------|-----------------------------------------|-------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 117-TFBGA<br>Pin # | 96-BCC<br>Pin # | 128-PQFP<br>Pin # | Pin Name | Pin<br>Type | Description | | C8 | 76 | *************************************** | LED_LINK10 | O, mA | Parallel LED output for 10BASE-T link or speed. This active low LED pin may be programmed in direct drive or combined LED modes by programming register LED_LINK Control register 24.4:3. In direct drive LED mode, this pin indicates 10 Mbps link up or down. In combined LED mode, the output from LED_LINK10, LED_LINK100, and LED_LINK1000 must be read together to determine link and speed status. LED_LINK10 is a multi-function pin used to configure the 88E1111 device at the de-assertion of hardware reset. | | B8 | 74. | 99 | LED_LINK100 | O, mA | See "LED Interface" on page 107. Parallel LED output for 100BASE-TX link or speed. This active low LED pin may be programmed in direct drive or combined LED modes by programming register LED_LINK Control register 24.4:3. In direct drive LED mode, this pin indicates 100 Mbps link up or down. In combined LED mode, the output from LED_LINK10, LED_LINK100, and LED_LINK100 must be read together to determine link and speed status. LED_LINK100 is a multi-function pin used to configure the 88E1111 device at the de-assertion of hardware reset. See "LED Interface" on page 107. | Table 10: LED Interface (Continued) | speed or link indicator. This active low LED pin may be programmed in direct drive or combined LED modes by programming register LED_LINK Control register 24.4:3. In direct drive LED mode, this pin indicates 1000 Mbps link up or down. | | | | | | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|------|----|--------------|-------|------------------------------------------------------------------------------------------------------------------| | speed or link indicator. This active low LED pin may be programmed in direct drive or combined LED modes by programming register LED_LINK Control register 24.4:3. In direct drive LED mode, this pin indicates 1000 Mbps link up or down. | | | | Pin Name | | Description | | cates 1000 Mbps link up or down. | 9 | 73 9 | 98 | LED_LINK1000 | O, mA | LED pin may be programmed in direct<br>drive or combined LED modes by pro-<br>gramming register LED_LINK Control | | In combined LED mode, the output from | | | | AD. | | | | LED_LINK1000 indicates link status. | | | 10 | 3 | | In combined LED mode, the output from LED_LINK1000 indicates link status. | | LED_LINK1000 is a multi-function pin used to configure the 88E1111 device a the de-assertion of hardware reset. | | * | | | | used to configure the 88E1111 device at | | See "LED Interface" on page 107. | | 100 | | | | See "LED Interface" on page 107. | | | 8 | 70 9 | 95 | LED_DUPLEX | O, mA | | | Mode 1 Low = Full-duplex High = Half-duplex Blink = Collision | | | | | | Low = Full-duplex<br>High = Half-duplex | | Mode 2 Low = Full-duplex High = Half-duplex | 2- | | | | | Low = Full-duplex | | Mode 3 Low = Fiber Link up High = Fiber Link down | | | | | | Low = Fiber Link up | | LED_DUPLEX is a multi-function pin used to configure the 88E1111 device a the de-assertion of hardware reset. | | | | | * | used to configure the 88E1111 device at | | See "LED Interface" on page 107. | | | | N | 0 1 | See "LED Interface" on page 107. | Table 10: LED Interface (Continued) | 447 TEROA | 06 B00 | 420 0050 | Din Norre | D. C. | Doggrintian | |--------------------|-----------------|-------------------|-----------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 117-TFBGA<br>Pin # | 96-BCC<br>Pin # | 128-PQFP<br>Pin # | Pin Name | Pin<br>Type | Description | | C9 | 69 | 92 | LED_RX | O, mA | Parallel LED Receive Activity or Receive Activity/Link modes. LED_RX may be programmed to Mode 1 or Mode 2 by setting register bit 24.1. Mode 1 Low = Receiving High = Not receiving Mode 2 Low = Link up High = Link down Blink = Receiving LED_RX is a multi-function pin used to configure the 88E1111 device at the de- assertion of hardware reset. | | | -9 | | | | See "LED Interface" on page 107. | | D9 | 68 | 91 | LED_TX | O, mA | Parallel LED Transmit Activity or RX/TX Activity/Link modes. LED_TX may be programmed to Mode 1 or Mode 2 by setting register bit 24.0. Mode 1 Low = Transmitting High = Not transmitting Mode 2 Low = Link up High = Link down Blink = Transmitting or receiving LED_TX is a multi-function pin used to configure the 88E1111 device at the deassertion of hardware reset. See "LED Interface" on page 107. | Table 11: JTAG Interface | | | | | | <u></u> | |--------------------|-----------------|-------------------|----------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 117-TFBGA<br>Pin # | 96-BCC<br>Pin # | 128-PQFP<br>Pin # | Pin Type | Pin<br>Name | Description | | L7 | 44 | 67 | TDI | I, PU | Boundary scan test data input. TDI contains an internal 150 kohm pull-up resistor. | | L8 | 46 | 69 | TMS | I, PU | Boundary scan test mode select input.<br>TMS contains an internal 150 kohm pull-up<br>resistor. | | L9 | 49 | 70 | TCK | I, PU | Boundary scan test clock input.<br>TCK contains an internal 150 kohm pull-up<br>resistor. | | M9 | 47 | 68 | TRSTn | I, PU | Boundary scan test reset input. Active low. TRSTn contains an internal 150 kohm pull-up resistor. For normal operation TRSTn should be pulled low with an external 4.7 kohm pull-down resistor. | | K8 | 50 | 72 | TDO | O, Z | Boundary scan test data output. | Page 31 Table 12: Clock/Configuration/Reset/I/O | 117-TFBGA<br>Pin # | 96-BCC<br>Pin # | 128-PQFP<br>Pin # | Pin Name | Pin<br>Type | Description | |--------------------|-----------------|-------------------|-----------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | K2 | 22 | 31 | 125CLK | 0 | Clock 125. A generic 125 MHz clock reference generated for use on the MAC device. This output can be disabled via DIS_125 through the CONFIG[3] pin. | | D8 | 65 | 88 | CONFIG[0] | | CONFIG[0] pin configures PHY_ADR[2:0] bits of the physical address. Each LED pin is hardwired to a constant value. The values associated to the CON-FIG[0] pin are latched at the de-assertion of hardware reset. CONFIG[0] pin must be tied to one of the pins shown in Table 28 based on the configuration options selected. They should not be left floating. For the Two-Wire Serial Interface (TWSI) device address, the lower 5 bits, which are PHYADR[4:0], are latched during hardware reset, and the device address bits [6:5] are fixed at '10'. See "Hardware Configuration" on page 63. | | E9 | 64 | 87 | CONFIG[1] | 7.687<br>7.702 | CONFIG[1] pin configures PHY_ADR[4:3] and ENA_PAUSE options. Each LED pin is hardwired to a constant value. The values associated to the CON-FIG[1] pin are latched at the de-assertion of hardware reset. CONFIG[1] pin must be tied to one of the pins shown in Table 28 based on the configuration options selected. They should not be left floating. For the TWSI device address, the lower 5 bits, which are PHYADR[4:0], are latched during hardware reset, and the device address bits [6:5] are fixed at '10'. See "Hardware Configuration" on page 63. | Table 12: Clock/Configuration/Reset/I/O (Continued) | 117-TFBGA<br>Pin # | 96-BCC<br>Pin # | 128-PQFP<br>Pin # | Pin Name | Pin<br>Type | Description | |--------------------|-----------------|-------------------|-------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | F8 | 63 | 86 | CONFIG[2] | 10 | CONFIG[2] pin configures ANEG[3:1] bits. | | | | | il <sup>O</sup> N | | Each LED pin is hardwired to a constant value. The values associated to the CON-FIG[2] pin are latched at the de-assertion of hardware reset. | | | | | | | CONFIG[2] pin must be tied to one of the pins shown in Table 28 based on the configuration options selected. They should not be left floating. | | | | | | | See "Hardware Configuration" on page 63. | | G7 | 61 | 82 | CONFIG[3] | I | CONFIG[3] pin configures ANEG[0], ENA_XC, and DIS_125 options. | | | 8/10 | | | | Each LED pin is hardwired to a constant value. The values associated to the CON-FIG[3] pin are latched at the de-assertion of hardware reset. | | 70.0 | | | | | CONFIG[3] pin must be tied to one of the pins shown in Table 28 based on the configuration options selected. They should not be left floating. | | 50 | 00 | 0.4 | 0011510141 | | See "Hardware Configuration" on page 63. | | F9 | 60 | 81 | CONFIG[4] | <b> </b> | CONFIG[4] pin configures HWCFG_MODE[2:0] options. See "Hardware Configuration" on page 63. | | G9 | 59 | 80 | CONFIG[5] | I | CONFIG[5] pin configures DIS_FC, DIS_SLEEP, and HWCFG_MODE[3] options. See "Hardware Configuration" on page 63. | | G8 | 58 | 79 | CONFIG[6] | 1 | CONFIG[6] pin configures SEL_TWSI, INT_POL, and 75/50 OHM options. See "Hardware Configuration" on page 63. | | H8 | 56 | 77 | SEL_FREQ | 700 | Frequency Selection for XTAL1 input NC = Selects 25 MHz clock input. Tied low = Selects 125 MHz clock input. Internally divided to 25MHz. SEL_FREQ is internally pulled up. | | H9 | 55 | 76 | XTAL1 | | Reference Clock. 25 MHz ± 50 ppm or 125 MHz ± 50 ppm oscillator input. PLL clocks are not recommended, see "XTAL1 Input Clock Timing" on page 208 for details. | Table 12: Clock/Configuration/Reset/I/O (Continued) 88E1111 | 117-TFBGA<br>Pin # | 96-BCC<br>Pin # | 128-PQFP<br>Pin # | Pin Name | Pin<br>Type | Description | |--------------------|-----------------|-------------------|----------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | J9 | 54 | 75 | XTAL2 | 0 | Reference Clock. 25 MHz ± 50 ppm tolerance crystal reference. When the XTAL2 pin is not connected, it should be left floating. There is no option for a 125 MHz crystal. See "Crystal Oscillator" Application Note for details. | | К3 | 28 | 36 | RESETN | I | Hardware reset. Active low. XTAL1 must be active for a minimum of 10 clock cycles before the rising edge of RESETn. RESETn must be pulled high for normal operation. | | L4 | 27 | 37 | COMA | I | COMA disables all active circuitry to draw absolute minimum power. The COMA power mode can be activated by asserting high on the COMA pin. To deactivate the COMA power mode, tie the COMA pin low. Upon deactivating COMA mode, the 88E1111 device will continue normal operation. The COMA power mode cannot be enabled as long as hardware reset is | | 11 (4) | <b>&gt;</b> | | | | enabled. In COMA mode, the PHY cannot wake up on its own by detecting activity on the CAT 5 cable. | Table 13: Test | 117-TFBGA<br>Pin # | 96-BCC<br>Pin # | 128-PQFP<br>Pin # | Pin Name | Pin<br>Type | Description | |--------------------|-----------------|-------------------|----------|-------------|----------------------------------------------------------------------------| | M5 | 37 | 53 | HSDAC+ | Analog | Test pins. These pins should be left floating but brought out for probing. | | M6 | 38 | 54 | HSDAC- | PD | | Table 14: Control and Reference | 117-TFBGA<br>Pin # | 96-BCC<br>Pin # | 128-PQFP<br>Pin # | Pin Name | Pin<br>Type | Description | |--------------------|-----------------|-------------------|----------|-------------|----------------------------------------------------------------------------------------------------| | M2 | 30 | 39 | RSET | Analog<br>I | Constant voltage reference. External 5.0 kohm 1% resistor connection to VSS required for each pin. | Table 15: Power & Ground | | | | | / | | |--------------------|-----------------|-------------------|----------|-------------|---------------------------------------------| | 117-TFBGA<br>Pin # | 96-BCC<br>Pin # | 128-PQFP<br>Pin # | Pin Name | Pin<br>Type | Description | | B7<br>M3 | 32<br>35 | 44<br>49 | AVDD | Power | Analog Power. 2.5V. | | M4 | 36 | 52 | | | | | M7 | 40 | 59 | .0.0- | | | | M8 | 45 | 64 | 200 | | | | N5 | 78 | 104 | | | | | C6 | 1 | 2 | DVDD | Power | Digital Power. 1.0V (Instead of 1.0V, 1.2V | | C7 | 6 | 6 | <b>)</b> | | can be used). | | D7 | 10 | 12 | | | | | E3 | 15 | 17 | | | | | E7 | 57 | 23 | | | | | F3 | 62 | 27 | | | | | J3 | 67 | 78 | | | | | J7 | 71<br>85 | 85<br>90 | | | | | | 65 | 96 | | | | | 3 | 8 | 117<br>118 | | | ,ot in | | B9 | 52 | 73 | VDDOH | Power | 2.5V Power Supply for LED and CONFIG | | F7 | 66 | 89 | | | pins. | | J8 | 72 | 97 | | | 20 W | | K9 | 26 | 34 | VDDOX | Power | 2.5V Supply for the MDC/MDIO, INTn, | | L2 | 48 | 71 | | | 125CLK, RESETn, JTAG pin Power. | | B4 | 5 | 5 | VDDO | Power | 2.5V I/O supply for the MAC interface pins. | | C2 | 21 | 11 | | | | | K1 | 88 | 30 | | | | | | 96 | 122 | | | | | | | | | | | Table 15: Power & Ground (Continued) 88E1111 | 117-TFBGA<br>Pin # | 96-BCC<br>Pin # | 128-PQFP<br>Pin # | Pin Name | Pin<br>Type | Description | |----------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------------|--------------------------------------------------------------------------------------| | D4<br>D5<br>D6<br>E4<br>E5<br>E6<br>F4<br>F5<br>F6<br>G4<br>G5<br>G6<br>H4<br>H5<br>H6<br>J5<br>J6<br>K4<br>K5<br>K6<br>L5<br>L6 | | 1<br>9<br>15<br>21<br>22<br>38<br>40<br>43<br>45<br>48<br>51<br>55<br>58<br>60<br>63<br>65<br>66<br>83<br>84<br>93<br>94<br>101<br>102<br>103<br>106<br>108<br>111<br>116<br>119<br>127 | VSS | GND | Global ground | | H7 | 53 | 74 | VSSC | GND | Ground reference for XTAL1 and XTAL2 pins. This pin must be connected to the ground. | | G1<br>K7 | 13<br>51 | 50 | NC | NC | No connect. Do not connect these pins to anything | # 1.5 I/O State at Various Test or Reset Modes | Pin(s) | Isolate | Loopback<br>or Normal<br>operation | Software<br>Reset | Hardware<br>Reset | Power Down | Coma | Power<br>Down and<br>Isolate | |----------------------------------------|---------------------------------------------|---------------------------------------------|---------------------------------------------|-------------------|------------------------------------------|---------------------------------------------------------------------------------|---------------------------------------------| | MDI[3:0]± | Active | Active | Tri-state | Tri-state | Tri-state | Tri-state | Tri-state | | TX_CLK | Tri-state | Active | Reg. 16.3<br>state<br>0 = Low<br>1 = Active | Low | Reg. 16.3 state<br>0 = Low<br>1 = Active | Reg. 16.3<br>state<br>0 = Low<br>0 = Static but<br>can be either<br>high or low | Tri-state | | RXD[0],<br>RXD[2] | Tri-state | Active | High | High | High | High | Tri-state | | RXD[7:3,1],<br>RX_DV,<br>RX_ER,<br>CRS | Tri-state | Active | Low | Low | Low | Low | Tri-state | | COL | Tri-state | TBI mode - input else -active | Tri-state | Tri-state | TBI mode -<br>input<br>else - low | TBI mode -<br>input<br>else - low | Tri-state | | RX_CLK | Tri-state | Active | Reg. 16.3<br>state<br>0 = Low<br>1 = Active | Low | Reg. 16.3 state<br>0 = Low<br>1 = Active | Reg. 16.3<br>state<br>0 = Low<br>0 = Static but<br>can be either<br>high or low | Tri-state | | S_CLK±<br>S_OUT± | Active | Active | Tri-state | Tri-state | Reg. 16.3 state 0 = Tri-state 1 = Active | Tri-state | Active | | MDIO | Active | Active | Active | Tri-state | Active | Tri-state | Active | | INT | Active | Active | Tri-state | Tri-state | Tri-state | Tri-state | Tri-state | | LED_*** | Active | Active | High | High | High | High | High | | TDO | Tri-state | Tri-state | Tri-state | Tri-state | Tri-state | Active | Tri-state | | 125CLK | Reg. 16.4<br>state<br>0 = Toggle<br>1 = Low | Reg. 16.4<br>state<br>0 = Toggle<br>1 = Low | Reg. 16.4<br>state<br>0 = Toggle<br>1 = Low | Toggle | Reg. 16.4 state<br>0 = Toggle<br>1 = Low | Reg. 16.3<br>state<br>0 = Static but<br>can be either<br>high or low<br>0 = Low | Reg. 16.4<br>state<br>1 = Low<br>0 = Toggle | # 1.6 117-Pin TFBGA Pin Assignment List - Alphabetical by Signal Name | Pin # | Pin Name | Pin # | Pin Name | |-------|-------------|-------|--------------| | K2 | 125CLK | A9 | LED_LINK1000 | | B7 | AVDD | C9 | LED_RX | | M3 | AVDD | D9 | LED_TX | | M4 | AVDD | L3 | MDC | | M7 | AVDD | N2 | MDI[0]- | | M8 | AVDD | N1 | MDI[0]+ | | N5 | AVDD | N4 | MDI[1]- | | B6 | COL | N3 | MDI[1]+ | | L4 | COMA | N7 | MDI[2]- | | D8 | CONFIG[0] | N6 | MDI[2]+ | | E9 | CONFIG[1] | N9 | MDI[3]- | | F8 | CONFIG[2] | N8 | MDI[3]+ | | G7 | CONFIG[3] | M1 | MDIO | | F9 | CONFIG[4] | G1 | NC C | | G9 | CONFIG[5] | K7 | NC | | G8 | CONFIG[6] | K3 | RESETn | | B5 | CRS | M2 | RSET | | C6 | DVDD | B2 | RXD0 | | C7 | DVDD | D3 | RXD1 | | D7 | DVDD | C3 | RXD2 | | E3 | DVDD | В3 | RXD3 | | E7 | DVDD | C4 | RXD4 | | F3 | DVDD | A1 | RXD5 | | J3 | DVDD | A2 | RXD6 | | J7 | DVDD | C5 | RXD7 | | E2 | GTX_CLK | C1 | RX_CLK | | M6 | HSDAC- | B1 | RX_DV | | M5 | HSDAC+ | D2 | RX_ER | | L1 | INTn | A6 | S_CLK- | | E8 | LED_DUPLEX | A5 | S_CLK+ | | C8 | LED_LINK10 | A4 | S_IN- | | B8 | LED_LINK100 | A3 | S_IN+ | Doc. No. MV-S100649-00, Rev. F # 1.6 117-Pin TFBGA Pin Assignment List - Alphabetical by Signal Name (Continued) | Pin # | Pin Name | Pin # | Pin Name | |-------|----------|-------|----------| | A8 | S_OUT- | D4 | VSS | | A7 | S_OUT+ | D5 | VSS | | H8 | SEL_FREQ | D6 | VSS | | L9 | TCK | E4 | VSS | | L7 | TDI | E5 | VSS | | K8 | TDO | E6 | VSS | | L8 | TMS | F4 | VSS | | M9 | TRSTn | F5 | VSS | | F1 | TXD0 | F6 | VSS | | G2 | TXD1 | G4 | VSS | | G3 | TXD2 | G5 | VSS | | H2 | TXD3 | G6 | VSS | | H1 | TXD4 | H4 | vss | | H3 | TXD5 | H5 | vss | | J1 | TXD6 | H6 | VSS | | J2 | TXD7 | J4 | VSS | | D1 | TX_CLK | J5 | vss | | E1 | TX_EN | J6 | VSS | | F2 | TX_ER | K4 | VSS | | B4 | VDDO | K5 | vss 5 4/ | | C2 | VDDO | K6 | VSS | | K1 | VDDO | L5 | VSS | | B9 | VDDOH | L6 | VSS | | F7 | VDDOH | H7 | VSSC | | J8 | VDDOH | H9 * | XTAL1 | | K9 | VDDOX | J9 | XTAL2 | | L2 | VDDOX | 990 | | MARVELL CONFIDENTIAL 7vu31zzfnua-e4681dge \* Marvell Semiconductor, Inc. \* UNDER NDA# 021303 # 1.7 96-Pin BCC Pin Assignment List - Alphabetical by Signal Name | Pin # | Pin Name | Pin # | Pin Name | |-------|------------|-------|--------------| | 22 | 125CLK | 74 | LED_LINK100 | | 32 | AVDD | 73 | LED_LINK1000 | | 35 | AVDD | 69 | LED_RX | | 36 | AVDD | 68 | LED_TX | | 40 | AVDD | 25 | MDC | | 45 | AVDD | 31 | MDI[0]- | | 78 | AVDD | 29 | MDI[0]+ | | 83 | COL | 34 | MDI[1]- | | 27 | COMA | 33 | MDI[1]+ | | 65 | CONFIG[0] | 41 | MDI[2]- | | 64 | CONFIG[1] | 39 | MDI[2]+ | | 63 | CONFIG[2] | 43 | MDI[3]- | | 61 | CONFIG[3] | 42 | MDI[3]+ | | 60 | CONFIG[4] | 24 | MDIO | | 59 | CONFIG[5] | 13 | NC | | 58 | CONFIG[6] | 51 | NC | | 84 | CRS | 28 | RESETn | | 1 0 | DVDD | 30 | RSET | | 6 | DVDD | 95 | RXD0 | | 10 | DVDD | 92 | RXD1 | | 15 | DVDD | 93 | RXD2 | | 57 | DVDD | 91 | RXD3 | | 62 | DVDD | 90 | RXD4 | | 67 | DVDD | 89 | RXD5 | | 71 | DVDD | 87 | RXD6 | | 85 | DVDD | 86 | RXD7 | | 8 | GTX_CLK | 2 | RX_CLK | | 38 | HSDAC- | 94 | RX_DV | | 37 | HSDAC+ | 3 | RX_ER | | 23 | INTn | 80 | S_CLK- | | 70 | LED_DUPLEX | 79 | S_CLK+ | | 76 | LED_LINK10 | 81 | S_IN- | Doc. No. MV-S100649-00, Rev. F 7vu31zzfnua-e4681dge \* Marvell Semiconductor, Inc. \* UNDER NDA# 021303 # 1.7 96-Pin BCC Pin Assignment List - Alphabetical by Signal Name (Continued) | Pin # | Pin Name | Pin # | Pin Name | |-------|----------|-------|----------| | 82 | S_IN+ | 4 | TX_CLK | | 75 | S_OUT- | 9 | TX_EN | | 77 | S_OUT+ | 7 | TX_ER | | 56 | SEL_FREQ | 5 | VDDO | | 49 | тск | 21 | VDDO | | 44 | TDI | 88 | VDDO | | 50 | TDO | 96 | VDDO | | 46 | TMS | 52 | VDDOH | | 47 | TRSTn * | 66 | VDDOH | | 11 | TXD0 | 72 | VDDOH | | 12 | TXD1 | 26 | VDDOX | | 14 | TXD2 | 48 | VDDOX | | 16 | TXD3 | 0 | VSS | | 17 | TXD4 | 53 | vssc | | 18 | TXD5 | 55 | XTAL1 | | 19 | TXD6 | 54 | XTAL2 | | 20 | TXD7 | | COA | # 1.8 128-Pin PQFP Pin Assignment List - Alphabetical by Signal Name | 0.9 | | | | | |-------|-----------|-------|--------------|--| | Pin # | Pin Name | Pin # | Pin Name | | | 31 | 125CLK | 32 | INTn | | | 44 | AVDD | 95 | LED_DUPLEX | | | 49 | AVDD | 100 | LED_LINK10 | | | 52 | AVDD | 99 | LED_LINK100 | | | 59 | AVDD | 98 | LED_LINK1000 | | | 64 | AVDD | 92 | LED_RX | | | 104 | AVDD | 91 | LED_TX | | | 114 | COL | 35 | MDC | | | 37 | COMA | 41 | MDI[0]+ | | | 88 | CONFIG[0] | 42 | MDI[0]- | | | 87 | CONFIG[1] | 46 | MDI[1]+ | | | 86 | CONFIG[2] | 47 | MDI[1]- | | | 82 | CONFIG[3] | 56 | MDI[2]+ | | | 81 | CONFIG[4] | 57 | MDI[2]- | | | 80 | CONFIG[5] | 61 | MDI[3]+ | | | 79 | CONFIG[6] | 62 | MDI[3]- | | | 115 | CRS | 33 | MDIO | | | 2 | DVDD | 50 | NC O | | | 6 | DVDD | 36 | RESETn | | | 12 | DVDD | 39 | RSET | | | 17 | DVDD | 7 | RX_CLK | | | 23 | DVDD | 4 | RX_DV | | | 27 | DVDD | 8 | RX_ER | | | 78 | DVDD | 3 | RXD0 | | | 85 | DVDD | 128 | RXD1 | | | 90 | DVDD | 126 | RXD2 | | | 96 | DVDD | 125 | RXD3 | | | 117 | DVDD | 124 | RXD4 | | | 118 | DVDD | 123 | RXD5 | | | 14 | GTX_CLK | 121 | RXD6 | | | 53 | HSDAC+ | 120 | RXD7 | | | 54 | HSDAC- | 110 | S_CLK+ | | | | | | | | Doc. No. MV-S100649-00, Rev. F # 1.8 128-Pin PQFP Pin Assignment List - Alphabetical by Signal Name (Continued) | Pin # | Pin Name | Pin # | Pin Name | |-------|----------|-------|----------| | 109 | S_CLK- | 9 | VSS | | 113 | S_IN+ | 15 | VSS | | 112 | S_IN- | 21 | VSS | | 107 | S_OUT+ | 22 | VSS | | 105 | S_OUT- | 38 | VSS | | 77 | SEL_FREQ | 40 | VSS | | 70 | TCK | 43 | VSS | | 67 | TDI | 45 | VSS | | 72 | TDO * | 48 | VSS | | 69 | TMS | 51 | VSS | | 68 | TRSTn | 55 | VSS | | 10 | TX_CLK | 58 | VSS | | 16 | TX_EN | 60 | VSS | | 13 | TX_ER | 63 | vss | | 18 | TXD0 | 65 | VSS | | 19 | TXD1 | 66 | VSS | | 20 | TXD2 | 83 | VSS | | 24 | TXD3 | 84 | VSS | | 25 | TXD4 | 93 | VSS | | 26 | TXD5 | 94 | VSS | | 28 | TXD6 | 101 | VSS | | 29 | TXD7 | 102 | VSS | | 5 | VDDO | 103 | VSS | | 11 | VDDO | 106 | VSS | | 30 | VDDO | 108 * | VSS | | 122 | VDDO | 111 | VSS | | 73 | VDDOH | 116 | VSS | | 89 | VDDOH | 119 | VSS | | 97 | VDDOH | 127 | VSS | | 34 | VDDOX | 74 | VSSC | | 71 | VDDOX | 76 | XTAL1 | | 1 | VSS | 75 | XTAL2 | # Section 2. Functional Description The 88E1111 device is a 10/100/1000BASE-T/1000BASE-X Gigabit Ethernet transceiver. Figure 5: 88E1111 Device Functional Block Diagram Figure 5 shows the functional block diagram of the 88E1111 device. The transmitter and transmit PCS and PMA blocks are more fully described on "Transmit Side Network Interface" on page 70. The receiver and receive PCS and PMA blocks are more fully described on "Receive Side Network Interface" on page 70. # 2.1 88E1111 Device Interface Description The 88E1111 device supports a number of digital interfaces that support both copper and fiber-optic media. Refer to the connection diagrams further in this section. #### 2.1.1 Media Interface ## 2.1.1.1 Copper Interface The copper interface consists of the MDI[3:0]± pins that connect to the physical media for 1000BASE-T, 100BASE-TX, and 10BASE-T modes of operation. The MDI pins should be terminated externally with 100 ohm differential impedance and connected to an RJ-45 connector through magnetics. The CAT 5 UTP interface requires 100 ohm differential external terminations. See the "Alaska Ultra Reference Design Schematics" for details. #### 2.1.1.2 Fiber Fiber cable connects to the fiber transceiver. The fiber transceiver is connected via the serial interface pins to the PHY device. The PHY device is then connected to the MAC through the GMII or RGMII interfaces. The serial interface consists of the S\_IN±, S\_OUT±, and SD± pins. The input and output buffers of the SERDES interface are internally terminated by programmable 75/50 ohm impedance. The 75/50 OHM configuration bit can be used to select the input or output impedance. Refer to registers 26.5 or 26.6 for details. No external termination is required. The SERDES I/Os are Current Mode Logic (CML) buffers. CML I/Os can be used to connect to other components with PECL or LVDS I/Os. See the "Reference Design Schematics" and "Fiber Interface" application note for details. Figure 6: CML I/Os | 88E1111<br>Device | Description | |-------------------|----------------------------------------------------| | S_OUT± | 1.25 Gbaud transmit output - Positive and Negative | | S_IN± | 1.25 Gbaud receive input - Positive and Negative | | SD± | Signal Detect input from Fiber Transceiver | #### Signal Detect Input for Fiber Mode The fiber transceiver's signal detect outputs are typically directly connected to the MAC and there are no signal detect inputs to the PHY (e.g. SERDES PHY). In this case, the 88E1111 PHYs will default to signal detect always being good. If it is desired to use the signal detect output of the fiber transceiver as an input to the 88E1111 device, then the signal detect status will be determined by monitoring the signal detect inputs. To allow this mode of operation, Register 26.7 should be set to 1. One example of why the signal detect input might be needed is to prevent the LEDs from falsely indicating receive or transmit activity based on noise received on the S\_IN± inputs when Auto-Negotiation is disabled and no fiber cable is connected. # 2.1.2 MAC Interface The MAC interface supports GMII/MII, RGMII/Modified MII, SGMII, and serial interface connections. These interfaces connect to a 10/100/1000 Mbps Media Access Controller (MAC). Table 17: 88E1111 Device MAC Interface Pins | 88E1111<br>Device Pins | |------------------------| | GTX_CLK | | TX_CLK | | TX_ER | | TX_EN | | TXD[7:0] | | RX_CLK | | RX_ER | | RX_DV | | RXD[7:0] | | CRS | | COL | | S_IN± | | S_CLK± | | S_OUT± | # 2.2 MAC Interfaces The following sections describes the 88E1111 device MAC Interfaces in detail. # 2.2.1 Gigabit Media Independent Interface (GMII/MII) Table 18 indicates the signal mapping of the 88E1111 device to the GMII interface. MII signaling to support 100BASE-TX and 10BASE-T modes is implemented by sharing pins of the GMII interface. The GMII/MII interface to copper interface is selected by setting the HWCFG\_MODE[3:0] to'1111'. The GMII to fiber interface is selected by setting the HWCFG\_MODE[3:0] bits to'0111'. Table 18: GMII/MII Signal Mapping | 88E1111 Device Pins | GMII | MII | |---------------------|----------|----------| | GTX_CLK | GTX_CLK | - | | TX_CLK | - | TX_CLK | | TX_ER | TX_ER | TX_ER | | TX_EN | TX_EN | TX_EN | | TXD[7:0] | TXD[7:0] | TXD[3:0] | | RX_CLK | RX_CLK | RX_CLK | | RX_ER | RX_ER | RX_ER | | RX_DV | RX_DV | RX_DV | | RXD[7:0] | RXD[7:0] | RXD[3:0] | | CRS | CRS | CRS | | COL | COL | COL | Figure 7: GMII Signal Diagram MARVELL CONFIDENTIAL Doc. No. MV-S100649-00, Rev. F The GMII and MII interfaces are fully compliant to IEEE 802.3 clauses 35 and 22, respectively. The GMII and MII interfaces are enabled by hardware configuration bits HWCFG\_MODE[3:0] that are latched at the end of hardware reset. Refer to "Hardware Configuration" on page 63. In 1000BASE-T mode, when the GMII interface is selected, a 125 MHz transmit clock is expected on GTX\_CLK. Although not part of the GMII interface, TX\_CLK is still available and can source 25 MHz, 2.5 MHz, or 0 MHz clock depending on the setting of register 20.6:4; and RX\_CLK sources the 125 MHz receive clock. TXD[7:0] and RXD[7:0] signals are used. In the 100BASE-TX and 10BASE-T modes, when the MII mode is selected, both TX\_CLK and RX\_CLK source 25 MHz or 2.5 MHz, respectively. TXD[3:0] and RXD[3:0] signals are used. GTX\_CLK and TXD[7:4] signals must be pulled high or low and must not be left floating. RXD[7:4] pins are driven low. Figure 8: MII Signal Diagram #### Note During the transition from one speed to another, a dead time for a maximum duration of 1.5 clock cycles may occur on RX\_CLK and TX\_CLK to insure a glitch-free clock. In GMII mode, Register 20.15 is the register bit used to block carrier extension. 7vu31zzfnua-e4681dge \* Marvell Semiconductor, Inc. \* UNDER NDA# 021303 ### 2.2.2 Ten-Bit Interface The TBI interface pin mapping is shown below. This interface supports 1000 Mbps mode of operation. The TBI to copper interface is selected by setting HWCFG\_MODE[3:0] bits to '1101'. Table 19: TBI Interface Pin Mapping | 88E1111 Device Pin Name | TBI Spec<br>Pin Name | Description | |-------------------------|----------------------|------------------------------------------| | GTX_CLK | TBI_TXCLK | 125 MHz transmit clock | | TX_CLK | RCLK1 | 62.5 MHz receive clock - even code group | | TX_ER | TXD9 | Transmit code group bit 9 | | TX_EN * | TXD8 | Transmit code group bit 8 | | TXD[7:0] | TXD[7:0] | Transmit code group bit 7 to 0 | | RX_CLK | RCLK0 | 62.5 MHz receive clock - odd code group | | RX_ER | RXD9 | Receive code group 9 | | RX_DV | RXD8 | Receive code group 8 | | RXD[7:0] | RXD[7:0] | Receive code group 7 to 0 | | CRS | COMMA | Valid comma detected | Figure 9: TBI Signal Diagram MARVELL CONFIDENTIAL In 1000BASE-T mode, the 10-bit interface (TBI) can be used instead of the GMII. An additional layer of encoding and decoding is performed in the data paths, which results in additional latency through the transceiver. On the receive side, the 88E1111 presents the encoded 1000BASE-X PMA 10-bit receive code group, and the code group is output through the GMII output pins. On the transmit side, the 88E1111 device accepts the PMA 10-bit transmit code-group at the GMII input pins. Any special symbols such as 1000BASE-X Auto-Negotiation link code words are ignored and treated as idle symbols. For more details on 1000BASE-X, refer to IEEE 802.3 clause 36. ## 2.2.2.1 TBI to Copper Mode In 1000BASE-T mode (HWCFG\_MODE[3:0] bits to '1101'), the TBI can be used instead of the GMII. An additional layer of encoding and decoding is performed in the data paths, which results in additional latency through the transceiver. In the TBI to copper mode, the PHY will not send to the MAC any received data from the copper cable, if the MAC is not sending valid idles or valid data to the PHY. # 2.2.3 Reduced Pin Count GMII (RGMII) The 88E1111 device supports the RGMII specification (Version 1.2a, 9/22/2000, version 2.0, 04/2002 - note that the 88E1111 device does not support HSTL, but does support the timing specified in RGMII version 2.0). Various other RGMII timing modes, with different clock to data timing, can be programmed by setting 20.1 and 20.7 described in Table 91 on page 169. See "RGMII/RTBI Delay Timing for different RGMII/RTBI timing modes" on Page 218 for timing details. This interface reduces the interconnection between the MAC and the PHY to 12 pins. Data paths and associated control signals are reduced, and control signals are multiplexed together. The RGMII to copper mode is selected by setting HWCFG\_MODE[3:0] bits to '1011'. Transmit and receive clocks operate at 125 MHz, 25 MHz, and 2.5 MHz depending on the speed selected. The RGMII to fiber is selected by setting HWCFG\_MODE[3:0] bits to '0011'. When the RGMII mode is selected, transmit control (TX\_CTL) is presented on both clock edges of GTX\_CLK (TXC). Receive control (RX\_CTL) is presented on both clock edges of RX\_CLK (RXC). Table 20: RGMII Signal Mapping | 88E1111 Device<br>Pin Name | RGMII Spec<br>Pin Name | Description | |----------------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | GTX_CLK | TXC | 125 MHz, 25 MHz, or 2.5 MHz transmit clock with ±50 ppm tolerance based on the selected speed. | | TX_EN | TX_CTL | Transmit Control Signals. TX_EN is encoded on the rising edge of GTX_CLK, TX_ER XORed with TX_EN is encoded on the falling edge of GTX_CLK. | | TXD[3:0] | TD[3:0] | Transmit Data. In 1000BASE-T and 1000BASE-X modes, TXD[3:0] are presented on both edges of GTX_CLK. In 100BASE-TX and 10BASE-T modes, TXD[3:0] are presented on the rising edge of GTX_CLK. | | RX_CLK | RXC | 125 MHz, 25 MHz, or 2.5 MHz receive clock ± 50 ppm tolerance derived from the received data stream and based on the selected speed. | | RX_DV | RX_CTL | Receive Control Signals. RX_DV is encoded on the rising edge of RX_CLK, RX_ER XORed with RX_DV is encoded on the falling edge of RX_CLK. | | RXD[3:0] | RD[3:0] | Receive Data. In 1000BASE-T and 1000BASE-X modes, RXD[3:0] are presented on both edges of RX_CLK. In 100BASE-TX and 10BASE-T modes, RXD[3:0] are presented on the rising edge of RX_CLK. | Figure 10: RGMII Signal Diagram # 2.2.3.1 10/100 Mbps Functionality This interface can be used to implement 10/100 Mbps Ethernet Media Independent Interface (MII) by reducing the clock rate to 25 MHz for 100 Mbps operation, and 2.5 MHz for 10 Mbps. The GTX\_CLK (TXC) signal is always generated by the MAC, and the RX\_CLK (RXC) signal is generated by the PHY. During packet reception, RX\_CLK may be stretched on either the positive or negative pulse to accommodate the transition from the free running clock to a data synchronous clock domain. When the speed of the PHY changes, a similar stretching of the positive or negative pulse is allowed. No glitching of the clocks is allowed during speed transitions. The MAC must hold TX\_EN (TX\_CTL) low until the MAC has ensured that TX\_EN (TX\_CTL) is operating at the same speed as the PHY. # 2.2.3.2 TX\_ER and RX\_ER Coding MARVELL CONFIDENTIAL See the RGMII Specifications for definitions of RX\_CTL, TX\_CTL, and in band status coding. In RGMII mode, Register 20.15 is the register bit used to block carrier extension. # 2.2.4 Reduced Pin Count TBI (RTBI) The 88E1111 device supports RTBI. The RTBI interface pin mapping is shown below. This interface supports 1000 Mbps mode of operation. The RTBI to copper interface is selected by setting HWCFG\_MODE[3:0] bits to '1001'. Table 21: RTBI Signal Mapping | <u> </u> | | | | |-------------------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 88E1111 Device Pin Name | RTBI Spec<br>Pin Name | Description | | | GTX_CLK | TXC | 125 MHz transmit clock ± 50 ppm tolerance. | | | TX_EN | TD4_TD9 | Transmit - Code Group bits 4 and 9. TX_EN presents bit 4 on the rising edge of GTX_CLK and bit 9 on the falling edge of GTX_CLK. | | | TXD[3:0] | TD[3:0] | Transmit - Code Group bits 0 to 3 and 5 to 8. TXD[3:0] runs at a double data rate with bits [3:0] presented on the rising edge of GTX_CLK and bits [8:5] on the falling edge of GTX_CLK. | | | RX_CLK | RXC | 125 MHz receive clock ±50 ppm tolerance. | | | RX_DV | RD4_RD9 | Receive Data - Code Group bits 4 and 9. RX_DV presents bit 4 of the 10-bit Code Group on the rising edge of RX_CLK, and bit 9 on the falling edge of RX_CLK. | | | RXD[3:0] | RD[3:0] | Receive Data. RD[3:0] run at a double data rate with bits [3:0] presented on the rising edge of RX_CLK, and bits [8:5] on the falling edge of RX_CLK. | | Figure 11: RTBI Signal Diagram ## 2.2.5 SGMII Interface The 88E1111 device supports the SGMII Rev. 1.7 interface to copper. This interface supports 10, 100, and 1000 Mbps modes of operation. The 88E1111 device does not need a TXCLK input as it recovers this clock from input data. This feature has the advantage of reducing pin count, the number of traces on the board, as well as EMI and noise generation. On the receive side, 2 modes of operation: one with a receive clock supplied to the MAC, and one without. The serial interface with clock is selected by setting HWCFG\_MODE[3:0] bits to '0000'. The serial interface without clock is selected by setting HWCFG\_MODE[3:0] bits to '0100'. The receive clock is required for MACs that do not have clock recovery capability. The SGMII signal mapping is shown in Table 22. For SGMII mode, if the bypass logic brings up the fiber link, copper auto-negotiation will restart and advertise only gigabit speed. Table 22: SGMII Serial Interface Pin Mapping | 88E1111 Device<br>Pin Name | SGMII Specification Pin Name | Description | |----------------------------|------------------------------|---------------------------------------------------| | S_OUT± | RX | 1.25 Gbaud receive output - Positive and Negative | | S_CLK± | RXCLK | 625 MHz receive clock | | S_IN± | TX | 1.25 Gbaud transmit input - Positive and Negative | Figure 12: SGMII with Receive Reference Clock A receive reference clock is available on the S\_CLK± pins. This reference clock is for implementing SGMII for MACs without receive clock recovery. Figure 13: SGMII without Receive Reference Clock S\_CLK± pins can be disabled to save power for MACs with clock recovery capability. Copyright © 2004 Marvell ## 2.2.6 Serial MAC Interface The serial MAC interface is selected by setting HWCFG\_MODE[3:0] bits to '1000' or '1100'. The serial interface signal mapping is shown in Table 23. Two signals (RXD[0] and RXD[1]) function as signal detect outputs. These pins are asserted when the signal on the S\_OUT± pins is valid. The PHY\_SIGDET pins are valid in serial interface to copper modes. Note that RXD[0] and RXD[1] only indicate that the Alaska Ultra device is outputting a clean signal on the S\_OUT± pins. This is independent of whether the copper link status is up or down. The signals RXD[2] and RXD[3] give the real time link status of the copper side. These signals can be used as signal detect. Table 23: Serial MAC Interface Pin Mapping | 88E1111 Device<br>Pin Name | Serial MAC | Description | |----------------------------|---------------------------|----------------------------------------------------------------------------| | S_OUT± | RX | 1.25 Gbaud transmit output - Positive and Negative | | S_IN± | TX | 1.25 Gbaud receive input - Positive and Negative | | RXD[0] | PHY_SIGDET[0] | 1 = S_OUT± invalid 0 = S_OUT ± valid code groups according to clause 36 | | RXD[1] | PHY_SIGDET[1] | 1 = S_OUT± valid code groups according to clause 36<br>0 = S_OUT ± invalid | | RXD[2] | Copper Link<br>Status [0] | 1 = Copper link down 0 = Copper link up | | RXD[3] | Copper Link<br>Status [1] | 1 = Copper link up<br>0 = Copper link down | Figure 14: Serial MAC Interface # 2.3 88E1111 Device Modes of Operation Table 24 shows data rates supported by each interface. Table 24: Data Rates Supported through each Interface | MAC Interface | 10BASE-T | 100BASE-TX | 1000BASE-T | Fiber | |-------------------------------|---------------------------------|---------------------------------|---------------------------------|-------------------------| | GMII | C | | HWCFG_MODE[3:0]<br>1111 | HWCFG_MODE[3:0]<br>0111 | | MII | HWCFG_MODE[3:0]<br>1111 | HWCFG_MODE[3:0]<br>1111 | | | | TBI | 0 | | HWCFG_MODE[3:0]<br>1101 | | | RGMII | HWCFG_MODE[3:0]<br>1011 | HWCFG_MODE[3:0]<br>1011 | HWCFG_MODE[3:0]<br>1011 | HWCFG_MODE[3:0]<br>0011 | | RTBI | | | HWCFG_MODE[3:0]<br>1001 | | | SGMII <sup>1</sup> | HWCFG_MODE[3:0]<br>0000 or 0100 | HWCFG_MODE[3:0]<br>0000 or 0100 | HWCFG_MODE[3:0]<br>0000 or 0100 | 420 | | Serial Interface <sup>2</sup> | | | HWCFG_MODE[3:0]<br>1000 or 1100 | | <sup>1.</sup> Two SGMII modes are available: 1) with clock and SGMII Auto-Negotiation on, and 2) without clock and SGMII Auto-Negotiation on. Table 25: Special Operation Modes | Modes <sup>1</sup> | Hardware Configuration Setting | 40 | |--------------------|--------------------------------|-------| | GMII - SGMII | HWCFG_MODE[3:0] = 1110 | 10,15 | | RGMII-SGMII | HWCFG_MODE[3:0] = 0110 | .0 | <sup>1.</sup> These modes are used for converting GMII/RGMII MAC interfaces to SGMII MAC interface. Two 1000BASE-X modes are available for the 88E1111 device: 1) legacy 88E1000S without 1000BASE-X Auto-Negotiation without clock, and 2) with 1000BASE-X Auto-Negotiation without clock (GBIC mode). # 2.3.1 Modes of Operation for Copper Media The 88E1111 device supports various modes of operation for connection to copper media. Figure 15 displays the MAC interfaces for copper modes of operation Figure 15: MAC to Copper Connection Table 26 shows the mode to select MAC interfaces connecting to copper media. Table 26: Mode Selection for MAC Interfaces for Copper Media | HWCFG_MODE[3:0] | Description | |-----------------|-----------------------------------------------| | 1111 | GMII/MII to Copper | | 1101 | TBI to Copper | | 1011 | RGMII to Copper | | 1001 | RTBI to Copper | | 0000 | SGMII with clock to Copper | | 0100 | SGMII without clock to Copper | | 1000 | 1000BASE-X with Auto-Negotiation to Copper | | 1100 | 1000BASE-X without Auto-Negotiation to Copper | ### 2.3.1.1 GMII/MII to Copper Mode The GMII/MII to copper mode is selected by setting HWCFG\_MODE[3:0] bits to '1111'. #### 2.3.1.2 TBI to Copper Mode The TBI to copper mode is selected by setting HWCFG\_MODE[3:0] bits to '1101'. ### 2.3.1.3 RGMII to Copper Mode The RGMII to copper mode is selected by setting HWCFG\_MODE[3:0] bits to '1011'. #### 2.3.1.4 RTBI to Copper Mode The RTBI to copper mode is selected by setting HWCFG\_MODE[3:0] bits to '1001'. ## 2.3.1.5 SGMII to Copper Modes There are two SGMII to copper modes, SGMII with clock, and SGMII without clock. The SGMII with clock to copper mode is selected by setting HWCFG\_MODE[3:0] bits to '0000'. The SGMII without clock to copper mode is selected by setting HWCFG\_MODE[3:0] bits to '0100'. When the copper interface is running in 1000BASE-T mode, the serial 1.25 GHz SGMII encoding is identical to that found in 1000BASE-X. In 100BASE-TX and 10BASE-T modes, the SGMII interface still runs at 1.25 GHz using 1000BASE-X encoding. However, each byte of data in the packet is repeated 10 or 100 times, respectively. The synchronizing FIFOs are automatically enabled in these modes for both the transmit and receive paths. The SGMII interface implements a modified 1000BASE-X Auto-Negotiation to indicate link, duplex, and speed to the MAC. The result of the Auto-Negotiation exchange on the copper side is encoded onto the serial interface via the modified Auto-Negotiation so that multi-port devices can adjust to the correct operating speed. Figure 16 is an example of an 88E1111 device using the SGMII interface. Figure 16: SGMII Interface MARVELL CONFIDENTIAL # 2.3.1.6 Serial Interface (SERDES) to Copper Modes The GBIC mode is selected by setting HWCFG\_MODE[3:0] bits to '1000'. Figure 17 is an example of the device used for a GBIC application. The GBIC/SERDES interface supports 1000 Mbps operation only. Figure 17: Typical GBIC Application The 1000BASE-X Auto-Negotiation information received from the MAC is used by the PHY to control what abilities the PHY advertises on the copper side. For example, if the MAC advertises only full-duplex, but the PHY is configured to advertise both full-duplex and half-duplex, the PHY only advertises full-duplex. The advertise register settings or the configuration pin strap option settings are not modified, although what is advertised on the line is now different. After the copper Auto-Negotiation is complete, the copper side Auto-Negotiation results are sent to the MAC using 1000BASE-X Auto-Negotiation. For example, the link partner's abilities such as flow control and duplex are indicated to the MAC. The MAC, based on this information, will determine the mode of operation. This Auto-Negotiation mechanism is different from the SGMII modified 1000BASE-X Auto-Negotiation. In SGMII, the Auto-Negotiation is completely done by the PHY. The PHY only reports the results of the Auto-Negotiation such as speed and duplex, as well as link status to the MAC. The only way the MAC can control Auto-Negotiation in SGMII mode is by register writes using the MDC/MDIO interface. There is also a legacy GBIC mode that does not support 1000BASE-X Auto-Negotiation. The legacy GBIC mode is selected by setting HWCFG\_MODE[3:0] to '1100'. This legacy mode is currently used in the first generation of the Marvell® Alaska PHYs. Changing from GBIC mode to HWCFG\_MODE[3:0] '1100' (1000BASE-X without Clock without 1000BASE-X Auto-Neg to copper) does not disable serial interface Auto-Negotiation. A register write of zero to Register 0\_1.12 is necessary when switching from GBIC mode to HWCFG\_MODE[3:0] '1100'. In HWCFG\_MODE[3:0] '0000', '0100', '1000', and '1100', RXD[1:0] outputs are used as signal detect to indicate when the fiber transmitter is transmitting valid data (when the 88E1111 device is powered up and not being reset) See Table 31 for connection details. In HWCFG\_MODE[3:0] '0000', '0100', '1000', and '1100', RXD[3:2] can be used to indicate the copper link status. In this mode the LED\_LINK10, LED\_LINK100, and LED\_LINK1000 pins cannot be used to indicate copper link status because the LED\_LINK10, LED\_LINK100, and LED\_LINK1000 toggle during configuration. The RXD[3:2] pins must strictly indicate copper link status and not mirror the LED output. The link status will be real time status. The definition of RXD[2] is 1 = copper link down, 0 = copper link up. The definition of RXD[3] is 0 = copper link down, 1 = copper link up. Note that during hardware reset it is undetermined whether the PHY will be configured in fiber or copper mode. Until the mode is determined, RXD[3:2] should be are forced to 01. Forcing RXD[3:2] to 01 will prevent problems and have not adverse effect on the other modes of operation. See Table 23 for connection details. 7vu31zzfnua-e4681dge \* Marvell Semiconductor, Inc. \* UNDER NDA# 021303 # 2.3.2 Modes of Operation for Fiber Media Figure 18 displays the MAC interfaces for fiber modes of operation. Figure 18: MAC to Fiber Connection There are two modes of fiber operation. Table 27 shows the mode to select digital interfaces connecting to fiber media. Table 27: Mode Selection for MAC Interfaces for Fiber Media | HWCFG_ MODE[3:0]* | Description | |-------------------|----------------| | 0111 | GMII to Fiber | | 0011 | RGMII to Fiber | #### 2.3.2.1 GMII to Fiber Mode MARVELL CONFIDENTIA The GMII to fiber mode is selected by setting the HWCFG\_MODE bits to '0111'. When GMII is connected to the MAC and the serial interface is connected to a fiber transceiver, only the 1000 Mbps mode is active. On the transmit and receive sides, data is converted and sent to and from the serial interface. This mode supports 1000BASE-X Auto-Negotiation. #### 2.3.2.2 RGMII to Fiber Mode The RGMII to fiber mode is selected by setting the HWCFG\_MODE bits to '0011'. In RGMII to fiber mode, 1000 Mbps Auto-Negotiation is used. #### 2.3.3 GMII/MII to SGMII and RGMII to SGMII Mode The 88E1111 device supports both GMII/MII to SGMII mode and RGMII to SGMII mode. GMII/MII to SGMII mode is selected by setting the HWCFG\_MODE bits to '1110', and RGMII to SGMII mode is selected by setting the HWCFG\_MODE bits to '0110'. The GMII/MII and RGMII to SGMII mode supports all three speeds (10/100/1000). The SGMII behaves as if it were the SGMII on the MAC side of the interface. In the case of Auto-Negotiation enable, the SGMII Auto-Negotiation information (speed, duplex and link) received from the PHY is used to determine the mode of operation. The speed and duplex of GMII/MII and RGMII will be adjusted accordingly when SGMII Auto-Negotiation is completed. In GMII/MII and RGMII to SGMII modes, link is defined to be up and the corresponding speed LED will be active when Auto-Negotiation is complete and the PHY SGMII partner's link is up. In RGMII to SGMII mode this link up condition will be shown in the in-band status. In the case of Auto-Negotiation disable, the speed and duplex is determined by Register 20.5:4 for speed and Register 0\_1\_8 for duplex. (20.5:4 = 00 selects 10 Mbps, 01 selects 100 Mbps, 10 selects 1000 Mbps.) In GMII/MII and RGMII to SGMII modes, the link is defined to be up when valid idles are received. The transmit and receive FIFOs are enabled in both modes. S\_CLK± is enabled by default. # 2.3.4 Mode Switching The operating mode selected at power up may be changed by writing to Register 27.3:0 with the new mode as indicated on Table 31. Any mode change must be followed by a software reset. Operation may begin in the new mode when the software reset is completed. There are additional register changes required that are not automatically completed for some mode changes. These are summarized below: - When switching from a mode that is only capable of 1000 Mbps to a 10/100 Mbps mode, the copper Register 4 must be set with the appropriate 10/100 Mbps advertisement. - 0\_1.12 must be appropriately set when changing between a serial interface to copper mode that uses Auto-Negotiation (HWCFG\_MODE bits set to '1000' or '0x00') and one that doesn't (HWCFG\_MODE bits set to '1100'). This is not done automatically. - Register 27.12 must be reprogrammed when changing between modes that use Serial Interface Auto-Negotiation bypass mode (HWCFG\_MODE bits set to '1000', '0011' or '0111') and those that do not (HWCFG\_MODE bits set to '0x00'). - When changing MAC interfaces for auto selection, the mode programmed must always be the copper mode (as with the power up mode). # 2.4 Hardware Configuration Configuration options like physical address, PHY operating mode, Auto-Negotiation, MDI crossover (ENA\_XC), and physical connection type are configured by using the configuration pins CONFIG[6:0] pins must be tied to one of the pins shown in Table 28 based on the configuration options selected. They should not be left floating MARVELL CONFIDENTIA #### Note Configuration options can be overwritten by register writes, with the exception of the PHY addresses. Configuration options are specified by tying the CONFIG[6:0] pins to the LED output, VDDO, or VSS pins. The LED output, VDDO, and VSS pins are encoded to the values shown in Table 28. Table 28: Pin to Constant Mapping | Pin | Bit[2:0] | |--------------|----------| | VDDO | 111 | | LED_LINK10 | 110 | | LED_LINK100 | 101 | | LED_LINK1000 | 100 | | LED_DUPLEX | 011 | | LED_RX | 010 | | LED_TX | 001 | | VSS | 000 | The encoded values of the LED output tied to the CONFIG[6:0] pins are latched at the de-assertion of the RESETn pin. The 88E1111 device configuration options associated to each configuration pin are shown in Table 30. Figure 19 illustrates a common configuration connection that will enable the conditions listed in Table 29. Table 29: CONFIG Pin Connection Example | Pin | LED Pin<br>Connection | Hardware<br>Configuration<br>Bit Setting | Configuration | |---------|-----------------------|------------------------------------------|--------------------------------------------------------------------------------| | CONFIG0 | LED_RX | 010 | PHY Address bit [2:0] = 010 | | CONFIG1 | LED_LINK10 | 110 | Enable Pause, PHY address bit[4:3] = 10 | | CONFIG2 | LED_LINK100 | 101 | Auto-Neg advertise 1000BASE-T only, prefer master | | CONFIG3 | LED_DUPLEX | 011 | Enable MDI crossover, disable 125CLK | | CONFIG4 | VSS | 000 | 1000BASE-X without clock with 1000BASE-X Auto-<br>Neg to copper (GBIC) | | CONFIG5 | VDDO * | 111 | Disable fiber/copper Auto-detect, Disable sleep | | CONFIG6 | LED_LINK1000 | 100 | Select TWSI interface, INT signal active high, 50 ohm SERDES (SFP application) | Figure 19: Configuration Connection Example # 2.4.1 88E1111 Device Configuration Description For the 88E1111 device, the encoded values of the LED output tied to the CONFIG[6:0] pins are latched at the deassertion of the RESETn pin. The CONFIG[6:0] inputs come out to the corresponding CONFIG pins. See Figure 20 for details. Figure 20: 88E1111 Device Configuration Input The 88E1111 device configuration options associated to each configuration pin are shown in Table 30. Table 30: 88E1111 Device Pin to Configuration Bit Mapping | Pin | Bit[2] | Bit[1] | Bit[0] | |---------|------------------------|------------------------|------------------------| | CONFIG0 | PHYADR[2] <sup>1</sup> | PHYADR[1] <sup>1</sup> | PHYADR[0] <sup>1</sup> | | CONFIG1 | ENA_PAUSE | PHYADR[4] <sup>1</sup> | PHYADR[3] <sup>1</sup> | | CONFIG2 | ANEG[3] | ANEG[2] | ANEG[1] | | CONFIG3 | ANEG[0] | ENA_XC | DIS_125 | | CONFIG4 | HWCFG_MODE[2] | HWCFG_MODE[1] | HWCFG_MODE[0] | | CONFIG5 | DIS_FC | DIS_SLEEP | HWCFG_MODE[3] | | CONFIG6 | SEL_TWSI | INT_POL * | 75/50 OHM | <sup>1.</sup> For the TWSI device address, the lower 5 bits (PHYADR[4:0]), are latched during hardware reset, and the device address bits ([6:5]) are fixed at '10'. Refer to Table 31 for a detailed description of the 88E1111 device configuration options. Table 31: 88E1111 Device Configuration Register Definitions | Configuration | Description | |---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PHYADR[4:0] | PHY Address. PHY Address in MDC/MDIO mode Lower 5 address bits are used in bi-directional data transfer mode | | ENA_PAUSE | Enable Pause. 0 = Default register 4.11:10 to 00 - copper 1 = Default register 4.11:10 to 11 - copper 0 = Default register 4.8:7 to 00 - fiber 1 = Default register 4.8:7 to 11 - fiber | | ANEG[3:0] | Auto-Negotiation Configuration for copper modes. ANEG[3:0] determines whether Auto-Negotiation should be turned on, Master/Slave preference, and the speed and duplex at which to run. ANEG [3:2] also determines duplex advertised in 1000BASE-X mode. 0000 = Forced 10BASE-T half-duplex 0001 = Forced 10BASE-T full-duplex 0010 = Forced 100BASE-TX half-duplex 0011 = Forced 100BASE-TX half-duplex 0100 = Auto-Neg, advertise only 1000BASE-T half-duplex, forced Master 0101 = Auto-Neg, advertise only 1000BASE-T half-duplex, preferred Master 0110 = Auto-Neg, advertise only 1000BASE-T half-duplex, preferred Slave 1000 = Auto-Neg, advertise only 1000BASE-T full-duplex, forced Master 1001 = Auto-Neg, advertise only 1000BASE-T full-duplex, forced Slave 1010 = Auto-Neg, advertise only 1000BASE-T full-duplex, preferred Master 1011 = Auto-Neg, advertise only 1000BASE-T full-duplex, preferred Slave 1110 = Auto-Neg, advertise all capabilities, forced Master 1111 = Auto-Neg, advertise all capabilities, prefer Master 1111 = Auto-Neg, advertise all capabilities, prefer Master 1111 = Auto-Neg, advertise all capabilities, prefer Master | | ANEG[3:2] | Auto-Negotiation Configuration for fiber modes. ANEG[3:2] determines whether Auto-Negotiation should be turned on, and the speed and duplex at which to run. 01 = Forced 1000BASE-X half-duplex 10 = Forced 1000BASE-X full-duplex 11 = Auto-Negotiation enabled, 1000BASE-X full-duplex/Auto-Negotiation enabled, 1000BASE-X half-duplex <sup>1</sup> | <sup>1.</sup> For Auto-Negotiation, half-duplex, set ANEG[3:2] = 11 AND change to half-duplex by disabling full-duplex in Register bit 0.8, and by disabling full-duplex advertisement in Register bit 4.5. Table 31: 88E1111 Device Configuration Register Definition (Continued) | Configuration | Description | |--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ENA_XC | Enable Crossover. ENA_XC selects whether the MDI crossover function is enabled. If the MDI crossover function is disabled, then the device assumes the MDI configuration. 0 = Disable 1 = Enable | | DIS_125 | Disable 125MHz clock. 0 = Enable 125CLK 1 = Disable 125CLK | | HWCFG<br>MODE[3:0] | Hardware Configuration Mode. HWCFG_MODE[3:0] specifies the operating mode of the 88E1111 device. Modes 0001, 0101, 1001, 1101, 0111, 1111, 0011, and 1011 can be overridden if the automatic selection of the copper/fiber interface is enabled (e.g. if GMII to copper is selected but the PHY detects energy on the fiber lines, the mode will become GMII to fiber if DIS_FC = 0). 0000 = SGMII with Clock with SGMII Auto-Neg to copper 0100 = SGMII without Clock with SGMII Auto-Neg to copper 1000 = 1000BASE-X without Clock with 1000BASE-X Auto-Neg to copper 0001 = Reserved 0101 = Reserved 1001 = RTBI to copper 1101 = TBI to copper 0010 = Reserved 0110 = RGMII to SGMII 1010 = RGMII to SGMII 1011 = GMIII to Fiber 0111 = GMIII to Fiber 1011 = RGMII to copper | | DIS_FC | <b>Disable fiber/copper interface.</b> DIS_FC is used to enable or disable the automatic selection of the fiber/copper interface. (The PHY automatically switches between the fiber and copper interface based on energy detected on those lines, and if Auto-Negotiation is complete.) 0 = Enable fiber/copper auto selection 1 = Disable fiber/copper auto selection | | DIS_SLEEP | Energy detect. DIS_SLEEP is used to enable or disable energy detect. 0 = Enable energy detect 1 = Disable energy detect | Table 31: 88E1111 Device Configuration Register Definitions (Continued) | Configuration | Description | |---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SEL_TWSI | Interface select. SEL_TWSI selects whether the MDC/MDIO interface or the Two-Wire Serial Interface (TWSI) is enabled. 0 = Select MDC/MDIO interface 1 = Select Two-Wire Serial Interface | | INT_POL | Interrupt polarity 0 = INTn signal is active HIGH 1 = INTn signal is active LOW | | 75/50 OHM | <b>Termination resistance.</b> Selects default value $50 \Omega$ or $75 \Omega$ fiber (or SGMII) input or output impedance. Refer to Register 26.6 and 26.5 for details. $0 = 50$ ohm termination for fiber $1 = 75$ ohm termination for fiber | # 2.5 Synchronizing FIFO The 88E1111 device controls transmit and receive synchronizing FIFOs to reconcile frequency differences between the clocks in all MAC interfaces, the serial interface, the management interface, and internal clocks. The depth of the transmit and receive FIFOs can be independently programmed by programming register bits 16.15:12. See the "Alaska Ultra FAQs" for details on how to calculate required FIFO depth and the details of the different clocks used for transmit and receive in each mode of operation. The FIFO depths can be increased in length by programming Register 16.15:12 to support longer frames. The 88E1111 device can handle jumbo frame sizes up to 10 Kbytes with up to $\pm$ 150 PPM clock jitter. The deeper the FIFO depth, the higher the latency will be. Table 32 shows when transmit and receive FIFOS are enabled or disabled for each mode. Table 32: FIFO Enable/Disable based on the Mode Selected | Mode of Operation | 10BASE-T | | 100BASE-T | | 1000BASE-T | | 1000BASE-X | | |-------------------------------|------------|------------|------------|------------|------------|------------|------------|------------| | * 21 | TX<br>FIFO | RX<br>FIFO | TX<br>FIFO | RX<br>FIFO | TX<br>FIFO | RX<br>FIFO | TX<br>FIFO | RX<br>FIFO | | GMII/MII | Off | Off | Off | Off | On | Off | On | On | | ТВІ | - | - | - | - | On | On | - | - (5 | | RGMII/Modified MII | On | Off | On | Off | On | Off | On | On | | RTBI | - | - | - | - | On | On | - | | | SGMII | On | On | On | On | On | On | | -0 | | Serial Interface <sup>1</sup> | - | - | - | - | On | On | - 0 | 0, | Two 1000BASE-X modes are available for the 88E1111 device: 1) legacy 88E1000S without 1000BASE-X Auto-Negotiation without clock, and 2) with 1000BASE-X Auto-Negotiation without clock (GBIC mode). # 2.6 Copper Media Transmit and Receive Functions The transmit and receive paths for the 88E1111 device are described in the following sections. #### 2.6.1 Transmit Side Network Interface ## 2.6.1.1 Multi-mode TX Digital to Analog Converter The 88E1111 device incorporates a multi-mode transmit DAC to generate filtered 4D PAM 5, MLT3, or Manchester coded symbols. The transmit DAC performs signal wave shaping to reduce EMI. The transmit DAC is designed for very low parasitic loading capacitances to improve the return loss requirement, which allows the use of low cost transformers. ## 2.6.1.2 Slew Rate Control and Waveshaping In 1000BASE-T mode, partial response filtering and slew rate control is used to minimize high frequency EMI. In 100BASE-TX mode, slew rate control is used to minimize high frequency EMI. In 10BASE-T mode, the output waveform is pre-equalized via a digital filter. ### 2.6.2 Encoder #### 2.6.2.1 1000BASE-T In 1000BASE-T mode, the transmit data bytes are scrambled to 9-bit symbols and encoded into 4D PAM 5 symbols. Upon initialization, the initial scrambling seed is determined by the PHY address. This prevents multiple 88E1111 device from outputting the same sequence during idle, which helps to reduce EMI. #### 2.6.2.2 100BASE-TX In 100BASE-TX mode, the transmit data stream is 4B/5B encoded, serialized, and scrambled. Upon initialization, the initial scrambling seed is determined by the PHY address. This prevents multiple 88E1111 device from outputting the same sequence during idle, which helps to reduce EMI. #### 2.6.2.3 10BASE-T In 10BASE-T mode, the transmit data is serialized and converted to Manchester encoding ### 2.6.3 Receive Side Network Interface ### 2.6.3.1 Analog to Digital Converter The 88E1111 device incorporates an advanced high speed ADC on each receive channel with greater resolution than the ADC used in the reference model of the 802.3ab standard committee. Higher resolution ADC results in better SNR, and therefore, lower error rates. Patented architectures and design techniques result in high differential and integral linearity, high power supply noise rejection, and low metastability error rate. The ADC samples the input signal at 125 MHz. Page 70 ## 2.6.3.2 Active Hybrid The 88E1111 device employs a sophisticated on-chip hybrid to substantially reduce the near-end echo, which is the super-imposed transmit signal on the receive signal. The hybrid minimizes the echo to reduce the precision requirement of the digital echo canceller. The on-chip hybrid allows both the transmitter and receiver to use the same transformer for coupling to the twisted pair cable, which reduces the cost of the overall system. #### 2.6.3.3 Echo Canceller Residual echo not removed by the hybrid and echo due to patch cord impedance mismatch, patch panel discontinuity, and variations in cable impedance along the twisted pair cable result in drastic SNR degradation on the receive signal. The 88E1111 device employs a fully developed digital echo canceller to adjust for echo impairments from more than 100 meters of cable. The echo canceller is fully adaptive to compensate for the time varying nature of channel conditions. #### 2.6.3.4 NEXT Canceller The 1000BASE-T physical layer uses all 4 pairs of wires to transmit data to reduce the baud rate requirement to only 125 MHz. This results in significant high frequency crosstalk between adjacent pairs of cable in the same bundle. The 88E1111 device employs 3 parallel NEXT cancellers on each receive channel to cancel any high frequency crosstalk induced by the adjacent 3 transmitters. A fully adaptive digital filter is used to compensate for the time varying nature of channel conditions. #### 2.6.3.5 Baseline Wander Canceller Baseline wander is more problematic in the 1000BASE-T environment than in the traditional 100BASE-TX environment due to the DC baseline shift in both the transmit and receive signals. The 88E1111 device employs an advanced baseline wander cancellation circuit to automatically compensate for this DC shift. It minimizes the effect of DC baseline shift on the overall error rate. ## 2.6.3.6 Digital Adaptive Equalizer The digital adaptive equalizer removes inter-symbol interference at the receiver. The digital adaptive equalizer takes unequalized signals from ADC output and uses a combination of feedforward equalizer (FFE) and decision feedback equalizer (DFE) for the best-optimized signal-to-noise (SNR) ratio. #### 2.6.3.7 Digital Phase Lock Loop In 1000BASE-T mode, the slave transmitter must use the exact receive clock frequency it sees on the receive signal. Any slight long-term frequency phase jitter (frequency drift) on the receive signal must be tracked and duplicated by the slave transmitter; otherwise, the receivers of both the slave and master physical layer devices have difficulty canceling the echo and NEXT components. In the 88E1111 device, an advanced DPLL is used to recover and track the clock timing information from the receive signal. This DPLL has very low long-term phase jitter of its own, thereby maximizing the achievable SNR. #### 2.6.3.8 Link Monitor MARVELL CONFIDENTIA The link monitor is responsible for determining if link is established with a link partner. In 10BASE-T mode, link monitor function is performed by detecting the presence of valid link pulses (NLPs) on the MDI± pins. In 100BASE-TX and 1000BASE-T modes, link is established by scrambled idles. If Force Link Good register 16.10 is set high, the link is forced to be good and the link monitor is bypassed for 100BASE-TX and 10BAS E-T modes. In the 1000BASE-T mode, register 16.10 has no effect. ## 2.6.3.9 Signal Detection In 1000BASE-T mode, signal detection is based on whether the local receiver has acquired lock to the incoming data stream. In 100BASE-TX mode, the signal detection function is based on the receive signal energy detected on the MDI± pins that is continuously qualified by the squelch detect circuit, and the local receiver acquiring lock. ## 2.6.4 Decoder #### 2.6.4.1 1000BASE-T In 1000BASE-T mode, the receive idle stream is analyzed so that the scrambler seed, the skew among the 4 pairs, the pair swap order, and the polarity of the pairs can be accounted for. Once calibrated, the 4D PAM 5 symbols are converted to 9-bit symbols that are then descrambled into 8-bit data values. If the descrambler loses lock for any reason, the link is brought down and calibration is restarted after the completion of Auto-Negotiation. ## 2.6.4.2 100BASE-TX In 100BASE-TX mode, the receive data stream is recovered and converted to NRZ. The NRZ stream is descrambled and aligned to the symbol boundaries. The aligned data is then parallelized and 5B/4B decoded. The receiver does not attempt to decode the data stream unless the scrambler is locked. The descrambler "locks" to the *scrambler* state after detecting a sufficient number of consecutive idle code-groups. Once locked, the descrambler continuously monitors the data stream to make sure that it has not lost synchronization. The descrambler is always forced into the *unlocked* state when a link failure condition is detected, or when insufficient idle symbols are detected. ## 2.6.4.3 10BASE-T MARVELL CONFIDENTIA In 10BASE-T mode, the recovered 10BASE-T signal is decoded from Manchester to NRZ, and then aligned. The alignment is necessary to insure that the start of frame delimiter (SFD) is aligned to the nibble boundary. # 2.7 Power Supplies The 88E1111 device requires 2 power supplies: 2.5V, and 1.0V. 1.2V can be used instead of 1.0V, if it is available on the board. For the I/O pins, there are three separate groupings: VDDO, VDDOH, VDDOX. #### 2.7.1 VDDO VDDO is used for the MAC interface I/O pins<sup>1</sup> only. There is one supply option for VDDO: 2.5V #### 2.7.2 VDDOH VDDOH is used for the LED<sup>2</sup>, CONFIG<sup>3</sup>, XTAL1, XTAL2, and SEL\_FREQ pin power. VDDOH supports 2.5V. #### 2.7.3 VDDOX VDDOX is used for MDC/MDIO/INTn/125CLK/RESETn/JTAG<sup>4</sup> pin power. This supply supports 2.5V. These pins have a fixed input threshold that is a function of supply voltage. This flexibility in supply voltage allows the user not to use any level shifters. For the 88E1111 device internal logic, there are two separate supplies: AVDD and DVDD. #### 2.7.4 AVDD AVDD is used for the analog high digital logic. AVDD is used as the 2.5V analog supply. #### 2.7.5 **DVDD** MARVELL CONFIDENTIAL DVDD is used for the digital logic. DVDD is the 1.0V digital supply. 1.2V can be used instead of 1.0V if 1.0V supply is not available. If the 1.2V option is used, current consumption values shown in "Current Consumption DVDD" on page 195 will increase by 20%. <sup>1.</sup> GTX\_CLK, TX\_CLK, TX\_EN, TX\_ER, TXD[7:0], RX\_CLK, RX\_DV, RX\_ER, RXD[7:0], CRS, and COL. <sup>2.</sup> LED\_LINK10, LED\_LINK100, LED\_LINK1000, LED\_DUPLEX, LED\_RX, and LED\_TX. <sup>3.</sup> CONFIG[4:0], GCONFIG0, GCONFIG1. <sup>4.</sup> TDI, TMS, TCK, TRSTn, and TDO. ## 2.8 Power Management The 88E1111 device supports several advanced power management modes that conserve power. #### 2.8.1 Low Power Modes Four low power modes are supported in the 88E1111 device. - COMA - IEEE 22.2.4.1.5 compliant power down - Energy Detect (Mode 1) - Energy Detect+<sup>TM</sup> (Mode 2) The COMA (deep sleep) mode disables all the active circuitry to draw absolute minimum power. IEEE 22.2.4.1.5 power down compliance allows for the PHY to be placed in a low-power consumption state by register control. Energy Detect (Mode 1) allows the 88E1111 device to wake up when energy is detected on the wire. Energy Detect+<sup>TM</sup> (Mode 2) is identical to Mode 1 with the additional capability to wake up a link partner. In Mode 2, the 10BASE-T link pulses are sent once every second while listening for energy on the line. Details of each mode are described below. ### 2.8.2 Enabling Low Power Modes The 88E1111 device has one pin dedicated to support the low power modes. - The COMA pin is a direct input from the MAC. It can be used to put the PHY into or out of the COMA mode. Refer to the Signal Description for COMA pin details. - The CONFIG3 pin is sampled during power-on reset, and is used to select between normal modes of operation and the energy detect low power down modes. The default mode is Mode 2 when DIS\_SLEEP is 0. See "Hardware Configuration" on page 63. Low power modes are also register programmable. Register 16.9:8 allows the user to select between Mode 1 and Mode 2. When the low power modes are not selected, Register 0.11 may be used. If during the energy detect modes, the PHY wakes up and starts operating at a normal mode, Register 16.9:8 settings are retained. When the link is lost and energy is no longer detected, the 88E1111 device returns to the mode stored in Register 16.9:8. Table 33: Low Power Mode Activation | Power Mode | How to Activate Mode | |-------------------|-----------------------------------------------------------------------| | COMA (Deep Sleep) | Dedicated pin to activate - COMA (see Table 12 for COMA pin details). | | IEEE Power down | Register 0.11 write | | Energy Detect | Configuration option & Register 16.9:8 write | ## 2.8.3 Low Power Operating Modes #### 2.8.3.1 COMA Mode The COMA mode can be activated by asserting "high" on the COMA pin. In the COMA mode, all the PHY functions including transmit, receive, and serial management interface are completely disabled. No circuitry is running, and all the internal clocks are stopped. The 125 MHz output clock is disabled as well. This mode is for applications that require absolute minimum power. COMA mode can be deactivated by de-asserting "high" on the COMA pin only. Since the serial management interface is disabled during this mode, read or write to registers is not possible in COMA mode. Moreover, since all the active circuitry is disabled during this mode, the energy detect function is disabled. Upon exiting COMA mode, the 88E1111 will resume normal operation. The COMA low power mode cannot be enabled as long as hardware reset is enabled. In the COMA mode, the PHY cannot wake up on its own by detecting activity on the CAT 5 cable. #### 2.8.3.2 IEEE Power Down Mode The standard IEEE power down mode is entered by setting Register 0.11 equal to one. In this mode, the PHY does not respond to any MAC interface signals except the MDC/MDIO. It also does not respond to any activity on the CAT 5 cable. In this power down mode, the PHY cannot wake up on its own by detecting activity on the CAT 5 cable. It can only wake up by setting Register 0.11 to 0. #### 2.8.3.3 Energy Detect Power Down Modes The 88E1111 device can be placed in energy detect power down modes by selecting either of the two energy detect modes. Both modes enable the PHY to wake up on its own by detecting activity on the CAT 5 cable. In order to exit these modes of operation, bits 9:8 must be set to 00, and there must be a software reset. See Register 16.9:8 in the Section 3. "Register Description" on page 117. ### 2.8.3.4 Energy Detect (Mode 1) MARVELL CONFIDENTIA In Mode 1, only the signal detection circuitry and serial management interface are active. If the PHY detects energy on the line, it starts to Auto-Negotiate sending FLPs for 5 seconds. If at the end of 5 seconds the Auto-Negotiation is not completed, then the PHY stops sending FLPs and goes back to monitoring receive energy. If Auto-Negotiation is completed, then the PHY goes into normal 10/100/1000 Mbps operation. If during normal operation the link is lost, the PHY will re-start Auto-Negotiation. If no energy is detected after 5 seconds, the PHY goes back to monitoring receive energy. ## 2.8.3.5 Energy Detect +TM (Mode 2) In Mode 2, the PHY sends out a single 10 Mbps NLP (Normal Link Pulse) every one second. Except for this difference, Mode 2 is identical to Mode 1 operation. If the 88E1111 device is in Mode 1, it cannot wake up a connected device; therefore, the connected device must be transmitting NLPs, or either device must be woken up through register access. If the 88E1111 device is in Mode 2, then it can wake a connected device. The default mode of operation is Mode 2 when DIS\_SLEEP is 0. #### 2.8.3.6 Normal 10/100/1000 Mbps Operation Normal 10/100/1000 Mbps operation can be entered by either using a configuration option or a register write during energy detect modes. Copyright © 2004 Marvell ### 2.8.4 125CLK and MAC Interface Effect on Low Power Modes In some applications, the 125CLK or the clocks on the MAC interface must run continuously regardless of the state of the PHY. Additional power will be required to keep these clocks running during low power states. If absolute minimal power consumption is required during the IEEE power down mode or the Energy Detect modes, then Register 16.4 should be set to 1 to disable the toggling of 125CLK, and Register 16.3 should be set to 0 to allow the MAC interface to power down. Note that for these settings to take effect a software reset must be issued. # 2.9 Management Interface The management interface provides access to the internal registers via the MDC and MDIO pins and is compliant with IEEE 802.3u clause 22. MDC is the management data clock input and, it can run from DC to a maximum rate of 8.3 MHz. At high MDIO fanouts the maximum rate may be decreased depending on the output loading. MDIO is the management data input/output and is a bi-directional signal that runs synchronously to MDC. The MDIO pin requires a pull-up resistor in a range from 1.5kohm to 10kohm that pulls the MDIO high during the idle and turnaround. PHY address is configured during the hardware reset sequence. Refer to "Hardware Configuration" on page 63 for more information on how to configure PHY addresses. Typical read and write operations on the management interface are shown in Figure 21 and Figure 22. All the required serial management registers are implemented as well as several optional registers. A description of the registers can be found in the Register Description. Figure 21: Typical MDC/MDIO Read Operation Figure 22: Typical MDC/MDIO Write Operation Table 34 is an example of a read operation. Table 34: Serial Management Interface Protocol | 32-Bit<br>Preamble | Start of<br>Frame | OpCode<br>Read =<br>10<br>Write = 01 | 5-Bit<br>PHY<br>Device<br>Address | 5-Bit<br>PHY Reg-<br>ister<br>Address<br>(MSB) | 2-Bit<br>Turn<br>around<br>Read = z0<br>Write = 10 | 16-Bit<br>Data Field | Idle | |--------------------|-------------------|--------------------------------------|-----------------------------------|------------------------------------------------|----------------------------------------------------|----------------------|----------| | 11111111 | 01 | 10 | 01100 | 00000 | z0 | 0001001100000000 | 11111111 | ### 2.9.1 Extended Register Access MDC/MDIO protocol only supports 32 registers. Since the 88E1111 device has more than 32 registers, a paging scheme is used to address more than 32 registers. The different pages might be accessed automatically based on the operating mode or they can be selected by setting bit in other registers. For example, Register 29 sets the applicable page of Register 30. Register 22 is used to select the different pages of various registers. See Section 3. "Register Description" on page 117 for details. ## 2.9.2 Preamble Suppression The 88E1111 device is permanently programmed for preamble suppression. A minimum of one idle bit is required between operations. ## 2.9.3 Programming Interrupts In the 88E1111 device, the polarity of the interrupt pin is programmable through the hardware configuration option INT\_POL. The interrupt function drives high or low based on the INT\_POL setting and when register 18 is enabled for an interrupt event and an interrupt is detected. This function minimizes the need for polling via the serial management interface. An external pull-up resistor is used when the INTn pin is active low. and a pull-down resistor is used when the INTn pin is active high. Table 35 shows the interrupts that may be programmed. Table 35: Programmable Interrupts | Register<br>Address | Programmable Interrupts | |---------------------|-----------------------------------------------------| | 18.15 | Auto-Negotiation Error Interrupt Enable | | 18.14 | Speed Changed Interrupt Enable | | 18.13 | Duplex Changed Interrupt Enable | | 18.12 | Page Received Interrupt Enable | | 18.11 | Auto-Negotiation Completed Interrupt Enable | | 18.10 | Link Status Changed Interrupt Enable | | 18.9 | Symbol Error Interrupt Enable | | 18.8 | False Carrier Interrupt Enable | | 18.7 | FIFO Over/Underflow Interrupt Enable | | 18.6 | MDI Crossover Changed Interrupt Enable | | 18.5 | Downshift Interrupt Enable | | 18.4 | Energy Detect Interrupt Enable | | 18.3 | Reserved | | 18.2 | DTE Power Detection Status Changed Interrupt Enable | | 18.1 | Polarity Changed Interrupt Enable | | 18.0 | Jabber Interrupt Enable | Register 18 determines whether the INTn pin is asserted when an interrupt event occurs. Register 19 reports interrupt status. When an interrupt event occurs, the corresponding bit in register 19 is set and remains set until register 19 is read via the serial management interface. When interrupt enable bits are not set in register 18, interrupt status bits in register 19 are still set when the corresponding interrupt events occur. However, the INTn pin is not asserted. The INTn pin is asserted as long as one interrupt status bit is set in register 19 with its corresponding interrupt enable bit set in register 18. To de-assert the INTn pin - Clear register 19 via a management read - Disable the interrupt enable by writing register 18 ### 2.10 Two-wire Serial Interface The 88E1111 device supports a Two-wire Serial Interface (TWSI). The TWSI operates with a serial data line (SDA) and a serial clock line (SCL). The bus interface is enabled through CONFIG6 bit 2, and, during data transfer, the MDC/MDIO pins are utilized as the bus interface connections. For the TWSI device address, the lower 5 bits (PHYADR[4:0]), are latched during hardware reset, and the device address bits ([6:5]) are fixed at '10'. The SDA is a bi-directional line, while the SCL line is not. SDA requires a 1.5 kohm pull-up resistor. The 88E1111 device operates as the Slave port of the bus interface, and all references to Slave refer to the 88E1111 device. The 88E1111 device will be available for read/write operations 5 ms after hardware reset. Table 36 indicates the pin mapping of the 88E1111 device to the TWSI. Table 36: 88E1111 device to Two-Wire Serial Interface Signal Mapping | 88E1111<br>Device Pins | 100/400<br>Kbps Mode | Description | |------------------------|----------------------|-------------------| | MDI | SDA | Serial data line | | MDC | SCL | Serial clock line | The 88E1111 device TWSI features are: - 7-bit device address/8-bit data transfers - 100 Kbps mode - 400 Kbps mode MARVELL CONFIDENTIA Multiple devices using the TWSI can share and lump up the MDC and MDIO lines, and are pulled up with a resistor ranging from 4.5 kohm to 10 kohm. The 88E1111 device will be available for read/write operations 5 ms after hardware reset. ## 2.10.1 Bus Operation The Master generates one clock pulse for each data bit transferred. The high or low state of the data line can only change when the clock signal on the SCL line is low. A high to low transition on the SDA line while SCL is high defines a Start. A low to high transition on the SDA line while the SCL is high defines a Stop. Start (S), Repeated Start (Sr), and Stop (P) conditions are always generated by the Master. Acknowledge (A) and Not Acknowledge (A) can be generated by either the Slave or Master. The Master continuously monitors for Start and Stop conditions. Whenever a Stop is detected, the 88E1111 device goes into standby mode, and the current operation is cancelled. The Slave recovers from this error condition, and waits for the next transfer to begin. Data transfer with Acknowledge is always obligatory. The receiver must pull down the SDA line during the Acknowledge clock pulse so that it remains stable low during the high period of this clock pulse. If the Slave does not Acknowledge the device address, but some time later in the transfer cannot receive any more data bytes, the Master must abort the transfer. This is indicated by the Slave generating the Not Acknowledge on the first byte to follow. The Slave device then leaves the data line high, and the Master must generate a Stop or a Repeated Start condition. When the Slave is transmitting data on the bus and the Master responds with a Not Acknowledge, the Slave must receive a Stop or a Repeated Start condition. If neither is received, it is an error condition. The Slave recovers from this error condition and waits for the next transfer to begin. The bus interface is also active in power down mode. (See "Power Management" on page 74. for power down mode details.) Whenever the Slave is addressed by the Master, the 88E1111 device comes out of power down mode if it is in power down mode. Read and Write operations are detailed in the following section. ## 2.10.2 Read and Write Operations Write operations require an 8-bit Slave address followed by the register address and Acknowledgement. The Slave address is 7 bits long followed by an eighth bit. The first bit of a data transfer is the most significant bit (MSb). The eighth bit is the least significant bit (LSb), which is a direction bit (R/W) - Read = 1, Write = 0). Read operations are executed the same way as Write operations with the exception that the R/W bit is set to one. A complete byte write operation includes the upper and lower bytes. The upper byte is written first, followed by the lower byte. The register address counter maintains the last address accessed during the last read or write operation, incremented by one. The address remains valid between operations as long as chip power is maintained. The register limit is 32 registers. Once the counter reaches the lower byte of register 31, it rolls over to the upper byte of register 0. #### 2.10.2.1 Random Write MARVELL CONFIDENTIAL For random writes, both the upper byte and lower byte must be written to the Slave before the data is written to the addressed register. Figure 23: Random Write Operation ### 2.10.2.2 Sequential Write A sequential write is started by a random address write. After the register address is received by the Slave, the Slave responds with an Acknowledge. The Slave generates an Acknowledge as long as the Master does not generate a Stop. In sequential write, only the even transfer of bytes is accepted by the 88E1111 device. If the last byte is odd, it is held internally by the Slave, but is not written to the Slave register. Figure 24: Sequential Write Operation #### 2.10.2.3 Current Address Read A current address read is used to read the data at the current register address. A Start begins a current address read and resets the Slave to synchronize with the Master. Figure 25: Current Address Read #### 2.10.2.4 Random Read A random read is used to access any particular register. A "dummy" byte write is required to load in the data word address. When the device address and the data word address are Acknowledged, another Start condition must be generated. Figure 26 is an example of a random read. Figure 26: Random Read Operation ### 2.10.2.5 Sequential Read MARVELL CONFIDENTIAL A sequential read is used to read particular registers in their address order. A sequential read is initiated by either a current or random address read. After the Master receives the register data, it responds with an Acknowledge. As long as the Slave receives an Acknowledge, register data continues to be read incrementally. The sequential read operation is stopped when the Master does not respond with a zero, but does generate a Stop condition. Figure 27 is an example of a sequential read started by a random read. Figure 27: Sequential Read Operation ## 2.11 Auto-Negotiation The 88E1111 device supports 5 types of Auto-Negotiation. - 10/100/1000BASE-T Copper Auto-Negotiation. (IEEE 802.3 Clauses 28 and 40) - 1000BASE-X Auto-Negotiation (IEEE 802.3 Clause 37) - SGMII Auto-Negotiation (CISCO specification) - GBIC Mode Auto-Negotiation (Marvell patent) - Auto Media Select Auto-Negotiation Auto-Negotiation provides a mechanism for transferring information from the local station to the link partner to establish speed, duplex, and Master/Slave preference during a link session. Auto-Negotiation for 1000BASE-X supports 1000 Mbps operation only. Auto-Negotiation is initiated upon any of the following conditions: - Power up reset - Hardware reset - Software reset (Register 0.15) - Restart Auto-Negotiation (Register 0.9) - Transition from power down to power up (Register 0.11) - The link goes down MARVELL CONFIDENTIA The option to select 10/100/1000BASE-T or 1000BASE-X Auto-Negotiation is determined by hardware configuration settings at RESETn and based on the digital interface being used. The following sections describe each of the Auto-Negotiation modes in detail. ### 2.11.1 10/100/1000BASE-T Auto-Negotiation The 10/100/1000BASE-T Auto-Negotiation (AN) is based on Clause 28 and 40 of the IEEE802.3 specification. It is used to negotiate speed, duplex, and flow control over CAT5 UTP cable. Once Auto-Negotiation is initiated, the 88E1111 device determines whether or not the remote device has Auto-Negotiation capability. If so, the 88E1111 device and the remote device negotiate the speed and duplex with which to operate. If the remote device does not have Auto-Negotiation capability, the 88E1111 device uses the parallel detect function to determine the speed of the remote device for 100BASE-TX and 10BASE-T modes. If link is established based on the parallel detect function, then it is required to establish link at half-duplex mode only. Refer to IEEE 802.3 clauses 28 and 40 for a full description of Auto-Negotiation. After hardware reset, 10/100/1000BASE-T Auto-Negotiation can be enabled and disabled via Register 0.12. Auto MDI/MDIX and Auto-Negotiation may be disabled and enabled independently. When Auto-Negotiation is disabled, the speed and duplex can be set via registers 0.13, 0.6, and 0.8 respectively. When Auto-Negotiation is enabled the abilities that are advertised can be changed via registers 4 and 9. Auto-Negotiation options are configured using the CONFIG[2] pins, or by registers. See "Hardware Configuration" on page 63 for more information. Upon the de-assertion of hardware reset the 88E1111 device can be configured to have Auto-Negotiation enabled for all capabilities (1000BASE-T, 100BASE-TX, or 10BASE-T modes), or the device may be configured to operate in either 1000BASE-T, 100BASE-TX, or 10BASE-T modes. Auto-Negotiation can also be configured via registers 0, 4, and 9. Changes to registers 0.12, 0.13, 0.6 and 0.8 do not take effect unless one of the following takes place: - Software reset (Register 0.15) - Restart Auto-Negotiation (Register 0.9) - Transition from power down to power up (Register 0.11) - The link goes down To enable or disable Auto-Negotiation, Register 0.12 should be changed simultaneously with either Register 0.15 or 0.9. For example, to disable Auto-Negotiation and force 10BASE-T half-duplex mode, Register 0 should be written with 0x8000. Registers 4 and 9 are internally latched once every time the Auto-Negotiation enters the Ability Detect state in the arbitration state machine. Hence, a write into Register 4 or 9 has no effect once the 88E1111 device begins to transmit Fast Link Pulses (FLPs). This guarantees that sequences of FLPs transmitted are consistent with one another. Register 7 is treated in a similar way as registers 4 and 9 during additional next page exchanges. If Auto-Media detect is enabled, Register 22.0 must be set to zero to view the copper auto-negotiation registers. If 1000BASE-T mode is advertised, then the 88E1111 device automatically sends the appropriate next pages to advertise the capability and negotiate master/slave mode of operation. If the user does not wish to transmit additional next pages, then the next page bit (Register 4.15) can be set to zero, and the user needs to take no further action. If next pages in addition to the ones required for 1000BASE-T are needed, then the user can set Register 4.15 to one, and send and receive additional next pages via registers 7 and 8, respectively. Note that 1000BASE-T next page exchanges are automatically handled by the 88E1111 device without user intervention, regardless of whether or not additional next pages are sent. Once the 88E1111 device completes Auto-Negotiation, it updates the various status in registers 1, 5, 6, and 10. Speed, duplex, page received, and Auto-Negotiation completed status are also available in registers 17 and 19. See Section 3. "Register Description" on page 117 for details. ### 2.11.2 1000BASE-X Auto-Negotiation 1000BASE-X Auto-Negotiation is defined in Clause 37 of the IEEE802.3 specification. It is used to auto-negotiate duplex and flow control over fiber cable. Registers 0, 4, 5, 6, and 15 are used to enable AN, advertise capabilities, determine link partner's capabilities, show AN status, and show the duplex mode of operation respectively. - If HWCFG\_MODE[3:0] = 0011 or 0111, Register 0\_1.12 determines whether 1000BASE-X Auto-Negotiation is on or off. - Register 4.5 and 4.6 control 1000BASE-X full-duplex and half-duplex advertisement, respectively. Bits 4.8:7 advertise flow control capabilities. - Register 5.5 and 5.6 show link partner 1000BASE-X full-duplex/half-duplex capability. - Register 15.14 and 15.15 show duplex status of the 88E1111 device. If Auto-Media detect is enabled, Register 22.0 must be set to one to view the fiber auto-negotiation registers. The 88E1111 device supports Next Page option for 1000BASE-X Auto-Negotiation when the GMII or RGMII interface are used. The 88E1111 device supports Next Pages per IEEE Clause 27 (fiber Auto-Negotiation) in the following modes: GMII to 1000BASE-X MARVELL CONFIDENTIA - GMII to Auto-Media detection - RGMII to 1000BASE-X - RGMII to Auto-Media detection Register 7 of the fiber pages is used to transmit Next Pages, and register 8 of the fiber pages is used to store the received Next Pages. The Next Page exchange occurs with software intervention. The user must set the fiber bank (Page 1) Register 4.15 to enable fiber Next Page exchange. Each Next Page received in the registers should be read before a new Next Page to be transmitted is loaded in Register 7. Copyright © 2004 Marvell ### 2.11.3 SGMII Auto-Negotiation SGMII is a de facto standard designed by CISCO. SGMII uses 1000BASE-X coding to send data as well as Auto-Negotiation information between the PHY and the MAC. However, the contents of the SGMII Auto-Negotiation are different than the 1000BASE-X Auto-Negotiation. See the "CISCO SGMII Specification" and the "MAC Interfaces and Auto-Negotiation" application note for further details. For 1000BASE-X operation, registers 4 and 5 are updated. The 88E1111 device supports SGMII interface with and without Auto-Negotiation. If SGMII mode is selected, Auto-Negotiation can be enabled or disabled by writing to Register 0\_1.12 (fiber bank) followed by a soft reset. If SGMII Auto-Negotiation is disabled, (0\_1.12 = 0) the MAC interface link, speed, and duplex status (determined by the copper side) cannot be conveyed to the MAC from the PHY. The user must program the MAC with this information in some other way (e.g., by reading PHY registers for link, speed, and duplex status). When SGMII Auto-Negotiation is disabled in GMII/RGMII to SGMII mode, the speed of operation is determined by Register 20.5:4. ### 2.11.4 GBIC Mode Auto-Negotiation GBIC Auto-Negotiation is a Marvell® proprietary feature which translates 1000BASE-X Auto-Negotiation from the MAC side to and from 10/100/1000BASE-T Auto-Negotiation on the copper side. See "Serial Interface (SERDES) to Copper Modes" on page 59 for details. If GBIC mode is selected, Auto-Negotiation can be enabled and disabled by writing to Register fiber Register 0\_1.12 followed by a soft reset. The GBIC mode Auto-Negotiation can also be enabled/disabled by hardware configuration strap options. ### 2.11.5 Auto-Media Detect Auto-Negotiation The 88E1111 device supports two separate media interfaces: fiber interface and copper interface. It can monitor both interfaces simultaneously and establish link with whatever media is connected. In this mode of operation, the 88E1111 device simultaneously carries both 1000BASE-X and 10/100/1000BASE-T Auto-Negotiation in its two media interfaces. The first media to complete Auto-Negotiation and link up will be enabled and the other media will be powered down to save power. Auto-Negotiation registers 4 and 5 have dual functionality. If the media of operation is copper, then they represent the 10/100/1000BASE-T Auto-Negotiation advertised capabilities and link partner's capabilities respectively. If the media of operation is fiber, they contain the 1000BASE-X Auto-Negotiation information. When Auto-Media detect is enabled, either register set can be read or written to by selecting Register 22.7:0. ## 2.11.6 Serial Interface Auto-Negotiation Bypass Mode The IEEE standard Auto-Negotiation state machine, per the 802.3X Clause 37 1000BASE-X, requires that both link partners support Auto-Negotiation before link is established. If one link partner implements the Auto-Negotiation function and the other does not, two-way communication is not possible unless Auto-Negotiation is manually disabled and both sides are configured to work in the same operational modes. To solve this problem, the 88E1111 device implements the Serial Interface Auto-Negotiation Bypass Mode. The functional details of the Serial Interface Auto-Negotiation Bypass Mode for GMII/RGMII, SGMII, and GBIC modes are described in Table 37: "Serial Interface Auto-Negotiation in GMII/RGMII, SGMII, and GBIC modes" on page 87. Registers 0.12 and 27.12 must be set to 1 for the Serial Interface Auto Negotiation Bypass Mode to operate. Note that the GMII/RGMII and GBIC modes, Register 27.12 = 1 by default, indicating the 88E1111 device automatically enters Serial Interface Auto Negotiation Bypass Mode by default and bypasses Auto-Negotiation after 200 ms if Serial Interface Auto-Negotiation is unsuccessful. Table 37: Serial Interface Auto-Negotiation in GMII/RGMII, SGMII, and GBIC modes | Mode | HWCFG_<br>MODE[3:0] | Reg. 27.12<br>Default<br>Value at<br>H/W Reset | Reg. 27.11<br>Status | Bypass<br>Timer | Action Taken if<br>Link Up due to<br>bypass | | |----------------|-------------------------------------------------------------------------|------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|--| | GMII/<br>RGMII | 0111 = GMII to<br>fiber<br>0011 = RGMII to<br>fiber | | If Serial Interface-<br>Aneg Enabled<br>(0_1.12 = 1) and<br>serial interface link is<br>up (17.10 = 1) and:<br>27.11 = 1 - Link up<br>due to bypass<br>27.11 = 0 - Link up<br>due to standard<br>Auto-Negotiation | 200 ms | Full-duplex and pause<br>bits are set to Register 4<br>advertised values. | | | SGMII | 0000 = SGMII to copper with clock 0100 = SGMII to copper without clock | 0 | If Serial Interface-<br>Aneg Enabled<br>(0_1.12) and serial<br>interface link is up<br>(17.10 = 1) and:<br>27.11 = 1 - Link up<br>due to bypass<br>27.11 = 0 - Link up<br>due to standard<br>Auto-Negotiation | 200 ms | Copper Auto-Negotiation restarted with: Full-duplex =1 Half-duplex = 1 Pause = 00 Speed = 1000 Mbps only | | | GBIC | 1000 | 1 | N/A | 200 ms<br>(timer starts<br>after cop-<br>per link is<br>up) | Copper Auto-Negotiation<br>NOT restarted and the<br>pause value is the copper<br>Auto-Negotiation resolu-<br>tion value. | | The Serial Interface Auto-Negotiation discussion herein applies to the fiber side when in GMII/RGMII to fiber mode (Register 0\_1.12=1), and to the MAC or serial interface side in the SGMII to copper (Register 0\_1.12=1) or in the GBIC mode (Register 0\_1.12=1). When entering the state "Ability\_Detect", a bypass timer begins to count down from an initial value of approximately 200 ms. If the 88E1111 device receives idles during the 200 ms, the 88E1111 device will interpret that the other side is "alive" but cannot send configuration codes to perform Auto-Negotiation. After 200 ms, the state machine will move to a new state called "Bypass\_Link\_Up" in which the 88E1111 device assumes a link-up status and the operational mode is set to the value listed under the "Action Taken if Link Up due to bypass" column of Table 37. The Serial Interface Auto-Negotiation Bypass Mode is performed if the ability\_match is not asserted for the bypass timer duration. In the case where the Serial Interface Auto-Negotiation Bypass is performed, the 88E1111 device will report the bypass status via Register 27.11 together with Register 17\_1.10 stating link change. Register 27.11 and 17\_1.10 indicate whether the link was resumed due to standard Auto-Negotiation or bypass. # 2.12 Fiber/Copper Auto-Selection The 88E1111 device has a patented feature to automatically detect and switch between fiber and copper cable connections. The 88E1111 device monitors the signals of the serial interface lines and the MDI lines. If a fiber optic cable is plugged in, the 88E1111 device will adjust itself to be in fiber mode. If an RJ-45 cable is plugged in, the 88E1111 device will adjust itself to be in copper mode. If both cables are connected then the first media to establish link will be enabled. The media which is not enabled will turn off to save power. If the link on the first media is lost, then the inactive media will be powered up, and both media will once again start searching for link. Depending on the media selected, the internal Auto-Negotiation register bits will reflect the copper or fiber modes. In this case, registers 1, 4, 5, 6, 17, and 19 are affected. Register 27 and Register 22 are used for the control and status of Fiber/Copper Auto-Selection. Refer to Table 99, "Extended PHY Specific Status Register," on page 178 for details. Fiber/Copper Auto-Selection can be enabled by either hardware configuration strap options or by register writes. For configuration strap options see "Hardware Configuration" on page 63. The configuration strap option for enabling/disabling this feature can be overwritten by writing the desired bit value to Register 27.15 followed by a software reset. Once a media is selected, register access is automatically updated to that media's registers. To disable this, set Register 27.9 = 1. Fiber/Copper Auto-Selection requires that the configuration strap option for the MAC/media interface should be set for copper. For example, if the MAC interface is GMII, then GMII to copper mode of operation should be strapped. This can be done by setting the HWFG\_MODE [3:0] = 1111. Similarly, for modes other than the GMII, the media selection should be strapped to copper. If it is required to change the mode of operation to GMII to fiber, then the Fiber/Copper Auto-Selection should be disabled by writing to Register 27.15=1. Selection of fiber or copper can be performed through software by using Register 27.3:0. If Fiber/Copper Auto-Selection is selected, then the ANEG [3:0] strap option bits select not only the Auto-Negotiation options for the copper 10/100/1000BASE-T Auto-Negotiation, but they also affect the Fiber 1000BASE-X Auto-Negotiation. ANEG [3:2] has to be equal to 11 to allow Fiber Auto-Negotiation to operate; however, this will also specify 10/100BASE-T capabilities for the copper side Auto-Negotiation. To not advertise 10/100BASE-T capabilities, re-program Register 4 page 0. Fiber-copper Auto-Selection described above is not available in "Energy Detect" sleep mode. See Page 74 for a description of Energy Detect sleep mode. When doing MAC interface loopback testing, disable auto-selection by setting Register 27.15 = 1. Loopback is enabled by setting Register 0.14 = 1. ## 2.12.1 Preferred Media for Fiber/Copper Auto-Selection The 88E1111 device can be programmed to give one media priority over the other. In other words if the non-preferred media establishes link first and subsequently energy is detected on the preferred media, the PHY will drop link on the non-preferred media for 4 seconds and give the preferred media a chance to establish link. Register 26.11:10 selects the preferred media. - 00 = Link with the first media to establish link - 01 = Prefer fiber media MARVELL CONFIDENTIA • 10 = Prefer copper media The determination of when to switch from one media to another can also be managed under software instead of being done automatically. Register 26.11:10 can be set to 00 to not give any media any preference. The software then polls register 17\_0.4 and 17\_1.4 to see if energy is detected is detected on the copper or fiber media respectively. If link is already up for one media but the second media indicate energy is being detected via register 17\_0.4 or 17\_1.4 then the management software has the option of setting 26.11:10 to prefer the second media when it is ready. Once link is established on the second media register 26.11:10 can then be set back to 00. Registers 19\_0.4 and 19\_1.4 are sticky bits that report when the energy detect on the copper or fiber media respectively has changed. If there is a preference for one medium and it is selected, then the Energy Detect status for the other medium has no meaning. Hence, if the user wants to be able to monitor the Energy Detect status for the other medium, the preference bits in Register 26 should not be set. Fiber media activity is determined by the Signal Detect pins (SD±). The user must program the 88E1111 device to use the external Signal Detect in Register 26.7. Page 89 ### 2.13 Downshift Feature Without the downshift feature enabled, connecting between two Gigabit link partners requires a four-pair RJ-45 cable to establish 10, 100, or 1000 Mbps link. However, there are existing cables that have only two-pairs, which are used to connect 10 Mbps and 100 Mbps Ethernet PHYs. With the availability of only pairs 1, 2 and 3,6, Gigabit link partners can Auto-Negotiate to 1000 Mbps, but fail to link. The Gigabit PHY will repeatedly go through the Auto-Negotiation but fail 1000 Mbps link and never try to link at 10 Mbps or 100 Mbps. With the Marvell® downshift feature enabled, the 88E1111 device is able to Auto-Negotiate with another Gigabit link partner using cable pairs 1,2 and 3,6 to downshift and link at 10 Mbps or 100 Mbps, whichever is the next highest advertised speed common between the two Gigabit PHYs. In the case of a three pair cable (additional pair 4,5 or 7,8 - but not both) the same downshift function for two-pair cables applies. By default, the downshift feature is turned off. Refer to Register 20.11:8 which describe how to enable this feature and how to control the downshift algorithm parameters. To enable the downshift feature, the following registers must be set: - Register 20.8 = 1 enables downshift - Register 20.11:9 sets the number of link attempts before downshifting # 2.14 Loopback Modes ## 2.14.1 MAC Interface Loopback The functionality, timing, and signal integrity of the MAC interface can be tested by placing the Alaska Ultra device in MAC interface loopback mode. This can be accomplished by setting Register 0.14 = 1. In loopback mode, the data received from the MAC is not transmitted out on the media interface. Instead, the data is looped back and sent to the MAC. For copper media, during loopback, link will be lost and packets will not be received. When performing a Register 0.14 MAC Interface loopback during a mode that uses copper medium, the copper receiver will be powered down, link will not come up and any data received will not be transferred. Idles will be transmitted out the copper transmitter. If while auto-negotiating and loopback is enabled, FLP Auto-Negotiation codes will be transmitted. If in forced 10BASE-T mode and loopback is enabled, 10BASE-T idle link pulses will be transmitted on the copper side. If in forced 100BASE-T mode and loopback is enabled, 100BASE-T idles will be transmitted on the copper side. When performing a Register 0.14 loopback during a mode that uses the fiber medium, the fiber transceiver will be powered up and sync status will be up if valid code groups are received. Any data received from the MAC will not be transmitted on the cable. Idles will be transmitted out the fiber transmitter. The following sections describe the loopback speed determination for GMII/MII mode to copper, RGMII to copper, and SGMII to copper. Table 38: MAC Interface Loopback Diagram MARVELL CONFIDENTIA Fiber/Copper Interface ### 2.14.1.1 Loopback when Auto-Negotiation is Enabled If Auto-Negotiation is enabled, and link is down, the speed is determined by Register 20.6:4. A software update is required to update Register 20.6:4. Loopback can then be enabled by setting Register 0.14 = 1. For example, when Auto-Negotiation is enabled, write: Register 20.6:4 = '101' MAC interface speed is set to 100 Mbps Register 0.15 = 1 Software reset. Need to update Register 20.6:4 setting. Register 0.14 = 1 Enable loopback Copyright © 2004 Marvell ### 2.14.1.2 Loopback when Auto-Negotiation is Disabled If in forced speed mode, (Auto-Negotiation is disabled), the speed is determined by setting Registers 0.6 and 0.13. A software update is required to update 0.6 and 0.13. Loopback can then be enabled by setting Register 0.14 = 1. For example, when Auto-Negotiation is disabled (MAC interface speed forced to 100 Mbps), write: Register 0.13 = 1 MAC interface speed is set to 100 Mbps Register 0.6 = 0 Register 0.15 = 1 Software reset. Need to update Registers 0.13 and 0.6 settings. (e.g., Register 0 = 0xa100) Loopback bit setting 0x6100 Register 0.14 = 1 Enable loopback ### 2.14.1.3 GBIC and SGMII Mode Loopback For GBIC and SGMII modes, loopback may be performed as long as serial interface Auto-Negotiation is disabled. For example, starting with a strap option of GBIC mode (HWCFG\_MODE [3:0] = 1000) perform the following register writes. 22.7:0 = 0x01 Select fiber register banks of the PHY. Register 0.12 = 0 and 0.15 = 1 Disable Fiber Auto-Negotiation and apply soft reset. Register 0.14 = 1 Enable loopback To return to normal operation, perform the following register writes. Register 0.14 = 0 Disable loopback Register 0.12 = 1 and 0.15 = 1 Enable SERDES (or SGMII) Auto-Negotiation and apply soft reset. 22.7:0 = 0x00 Select copper register banks of the PHY. For media converter and GBIC/SFP applications, the serial interface is treated as a MAC interface for loopback purposes. Figure 28: GBIC Loopback ## 2.14.2 Copper Line Loopback Line loopback allows a link partner to send frames into the 88E1111 device to test the transmit and receive data path. Frames from a link partner into the PHY, before reaching the MAC interface pins, are looped back and sent out on the copper line. They are also sent to the MAC. The packets received from the MAC are ignored during copper line loopback. Refer to Figure 29 . This allows the link partner to receive its own frames. Figure 29: Line Loopback Data Path Before enabling the line loopback feature, the PHY must first establish link to another PHY link partner. If Auto-Negotiation is enabled, both link partners should advertise the same speed and full-duplex. If Auto-Negotiation is disabled, both link partners need to be forced to the same speed and full-duplex. Once link is established, enable the line loopback mode by writing to Register 20.14. 20.14 = 1 (Enable line loopback) MARVELL CONFIDENTIA 20.14 = 0 (Disables line loopback) ## 2.14.3 External 1000 Mbps Loopback For production testing, an external loopback stub allows testing of the complete data path for 10/100/1000 Mbps modes. For 10/100 Mbps modes, the loopback test requires no register writes. For 1000 Mbps mode, a series of register writes will setup the PHY for external 1000 Mbps loopback. All modes require an external loopback stub. ### 2.14.3.1 Loopback Stub The loopback stub consists of a plastic RJ-45 header, connecting RJ-45 pair 1,2 to pair 3,6 and connecting pair 4,5 to pair 7,8, as seen in Figure 30. Figure 30: Loopback Stub (Top View with Tab up) #### 2.14.3.2 Enabling 1000 Mbps Stub Loopback To enable the 1000 Mbps Stub Loopback mode, write to the following registers: Register 18 = 0x0000 (disable all interrupts) Register 9.12:11 = '11' (force Master, e.g. reg9: 0x1B00) Register 0.15 = '1' (e.g. reg: 0x9140, to perform softreset) Register 29 = 0x0007 (points to page 7 of Register 30) Register 30.3 = '1' (e.g. reg 30: 0x0808) Register 29 = 0x0010 (points to page 16 of Register 30) Register 30.1 = '1' (e.g. reg30: 0x0042) MARVELL CONFIDENTIA Register 29 = 0x0012 (points to page 18 of Register 30) Register 30.0 = '1' (e.g. reg30: 0x8901) ### 2.14.3.3 Disabling 1000 Mbps Stub Loopback To disable the Gigabit Stub Loopback mode, restore the default settings to the related registers above. Note that Register 29 is a pointer to hidden registers. Register 9.12:11 = restore original values (e.g. reg9: 0x0300) Register 0.15 = '1' (e.g. reg: 0x9140, to perform softreset) Register 29 = 0x0007 (points to page 7 of Register 30) Register 30.3 = '0' (e.g. reg 30: 0x0800) Register 29 = 0x0010 (points page 16 of Register 30) Register 30.1 = '0' (e.g. reg30: 0x0040) Register 29 = 0x0012 (points to page 18 of Register 30) Register 30.0 = '0' (e.g. reg30: 0x8900) Register 18 = restore desired interrupts ## 2.14.3.4 External Gigabit Loopback Test Setup The external loopback test setup requires the presence of a MAC that will originate the frames to be sent out through the PHY. Instead of a normal RJ-45 cable, the loopback stubs allows the PHY to self-link at 1000 Mbps. It also allows the actual external loopback. See Figure 31. The MAC should see the same packets it sent, looped back to it Figure 31: Test Setup for 10/100/1000 Mbps Modes using an External Loopback Stub ## 2.15 Virtual Cable Tester™ (VCT™) Feature The 88E1111 device Virtual Cable Tester™ feature uses Time Domain Reflectometry (TDR) to determine the quality of the cables, connectors, and terminations. Some of the possible problems that can be diagnosed include opens, shorts, cable impedance mismatch, bad connectors, termination mismatch, and bad magnetics. The 88E1111 device transmits a signal of known amplitude (+1V) down each of the four pairs of an attached cable. It will conduct the cable diagnostic test on each pair, testing the MDI[0], MDI[1], MDI[2], and MDI[3] pairs sequentially. The transmitted signal will continue down the cable until it reflects off of a cable imperfection. The magnitude of the reflection and the time it takes for the reflection to come back are shown in register 28.12:8 and 28.7:0 respectively. Using the information from register 28, the distance to the problem location and the type of problem can be determined. For example, the time it takes for the reflection to come back, can be converted to distance using table on register 28 (Table 99). The polarity and magnitude of the reflection together with the distance will indicate the type of discontinuity. For example, a +1V reflection will indicate an open close to the PHY and a -1V reflection will indicate a short close to the PHY. Register 22 is used to select which MDI pair has its results shown in Register 28. If the cable is properly terminated and there are no discontinuities, then there will be no reflections. If there are no reflections cable length can not be determined by TDR methods. Instead, if there is good link then DSP algorithms are used to determine cable length as indicated by register 17.9:7. When the cable diagnostic feature is activated by setting Register 28.15=1, a pre-determined amount of time elapses before a test pulse is transmitted. This is to ensure that the link partner loses link, so that it stops sending 1000BASE-T or 100BASE-TX idles or 10 Mbit data packets. This is necessary to be able to perform the TDR test. The TDR test can be performed either when there is no link partner or when the link partner is Auto-Negotiating or sending 10 Mbit idle link pulses. If the 88E1111 device receives a continuous signal for 125 ms, it will declare test failure because it cannot start the TDR test. In the test fail case, the received data is not valid. The results of the test are also summarized in register bit 28.14:13. - 11 = Test fail (The TDR test could not be run for reasons explained above) - 00 = valid test, normal cable (no short or open in cable) - 10 = valid test, open in cable (Impedance > 333 ohms) - 01 = valid test, short in cable (Impedance < 33 ohms)</p> The definition for shorts and opens is arbitrary and the user can define it in anyway they desire using the information in register 28. The impedance mismatch at the location of the discontinuity could also be calculated knowing the magnitude of the reflection. Refer to the App Note "Virtual Cable Tester -- How to use TDR results" for details. When 1000BASE-T link is established, additional information about the cable can be established. Page 4 Register 28 summarizes the pair skew among the four pairs of cables. Page 5 Register 28.3:0 report the polarity on each pair of cables, and bits 5:4 report which channel is connected to which pair of wires. The contents on page 4 and page 5 Register 28 are only valid if Page 5 Register 28.6 is set to 1. ### 2.16 MDI/MDIX Crossover The 88E1111 device automatically determines whether or not it needs to cross over between pairs as shown in Table 39 so that an external crossover cable is not required. If the 88E1111 device interoperates with a device that cannot automatically correct for crossover, the 88E1111 device makes the necessary adjustment prior to commencing Auto-Negotiation. If the 88E1111device interoperates with a device that implements MDI/MDIX crossover, a random algorithm as described in IEEE 802.3 clause 40.4.4 determines which device performs the crossover. When the 88E1111 device interoperates with legacy 10BASE-T devices that do not implement Auto-Negotiation, the 88E1111 device follows the same algorithm as described above since link pulses are present. However, when interoperating with legacy 100BASE-TX devices that do not implement Auto-Negotiation (i.e. link pulses are not present), the 88E1111 device uses signal detect to determine whether or not to crossover. The auto MDI/MDIX crossover function can be disabled via register 16.6:5. The 88E1111 device is set to MDI mode by default. See ENA\_XC in Hardware Configuration and register 16.6:5. The pin mapping in MDI and MDIX modes is shown in Table 39. Table 39: Media Dependent Interface Pin Mapping | Pin | MDI | | | MDIX | | | |---------|------------|------------|----------|------------|------------|----------| | | 1000BASE-T | 100BASE-TX | 10BASE-T | 1000BASE-T | 100BASE-TX | 10BASE-T | | MDI[0]± | BI_DA± | TX± | TX± | BI_DB± | RX± | RX± | | MDI[1]± | BI_DB± | RX± | RX± | BI_DA± | TX± | TX± | | MDI[2]± | BI_DC± | unused | unused | BI_DD± | unused | unused | | MDI[3]± | BI_DD± | unused | unused | BI_DC± | unused | unused | MARVELL CONFIDENTIA #### Note Table 47 assumes no crossover on PCB. The MDI/MDIX status is indicated by Register 17.6. This bit indicates whether the receive pairs (3,6) and (1,2) are crossed over. In 1000BASE-T operation, the 88E1111 device can correct for crossover between pairs (4,5) and (7,8) as shown in the table above. However, this is not indicated by Register 17.6. See Register 28 page 5 bits 5:4 for crossover status of all pairs. # 2.17 Polarity Correction The 88E1111 device automatically corrects polarity errors on the receive pairs in 1000BASE-T and 10BASE-T modes. In 100BASE-TX mode, the polarity does not matter. In 1000BASE-T mode, receive polarity errors are automatically corrected based on the sequence of idle symbols. Once the descrambler is locked, the polarity is also locked on all pairs. The polarity becomes unlocked only when the receiver loses lock. In 10BASE-T mode, polarity errors are corrected based on the detection of validly spaced link pulses. The detection begins during the MDI crossover detection phase and locks when the 10BASE-T link is up. The polarity becomes unlocked when link is down. The polarity correction status is indicated by Register 17.1. This bit indicates whether the receive pair (3,6) is polarity reversed in MDI mode of operation. In MDIX mode of operation, the receive pair is (1,2) and Register 17.1 indicates whether this pair is polarity reversed. Although all pairs are corrected for receive polarity reversal, Register 17.1 only indicates polarity reversal on the pairs described above. See Register 28 page 5 bits 3:0 for polarity status on each of the four pairs. ## 2.18 Data Terminal Equipment (DTE) Detect The 88E1111 device supports the Data Terminal Equipment (DTE) power function. The DTE power function is used to detect if a link partner requires power supplied by the 88E1111 device. The DTE power function can be enabled by writing to Register 20.2, followed by a software reset. When DTE is enabled, the 88E1111 device will first monitor for any activity transmitted by the link partner. If the link partner is active, then the link partner has power and power from the 88E1111 device is not required. If there is no activity coming from the link partner, DTE power engages, and special pulses are sent to detect if the link partner requires DTE power. If the link partner has a low pass filter (or similar fixture) installed, the link partner will be detected as requiring DTE power. The detection of the DTE power requirement can be reported to the 88E1111 device in two ways. - The DTE power status register (Register 27.4) immediately comes up as soon as link partner is detected as a device requiring DTE power. The 88E1111 device will continually poll this register to detect if the link partner requires DTE power. - If the DTE power status change interrupt is enabled (Register 18.2), an interrupt can be generated if a DTE powered device is detected. The 88E1111 device will then read the DTE power status changed (Register 19.2) and the DTE power status register (Register 27.4). If a link partner that requires DTE power is unplugged, the DTE power status (Register 27.4) will drop after a user controlled delay (default is 20 seconds - Register 27.8:5) to avoid DTE power status register drop during the link partner powering up (for most applications), since the low pass filter (or similar fixture) is removed during power up. If DTE power status drop is desired to be reported immediately, write Register 27.8:5 to 4'b0000. For further DTE Detect details, refer to the "DTE Detect Application Note". A detailed description of the register bits used for DTE power detection for the 88E1111 device is shown in Table 40. Table 40: Registers for DTE Power | 70 0 | 0, 1 | |---------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Register | Description | | 20.2 - Enable power over Ethernet detection | 0 = Disable DTE detect 1 = Enable DTE detect A soft reset is required to enable this feature (0.15=1) HW reset: DIS_POWER bit of configuration SW reset: Update | | 27.4 - Power over Ethernet detection status | 0 = Do not need power<br>1 = Need power<br>HW reset: 0<br>SW reset: 0 | | 18.2 - Power over Ethernet detection state changed interrupt enable | 0 = Disable 1 = Enable HW reset: 0 SW reset: retain | | 19.2 Power over Ethernet detection state changed interrupt | 0 = No change<br>1 = Changed<br>HW reset: 0<br>SW reset: 0 | | 27.8:5 DTE detect status drop | Once the PHY no longer detects that the link partner filter, the PHY will wait a period of time before clearing the power over Ethernet detection status bit (27.4). The wait time is 5 seconds multiplied by the value of these bits. Example: (5 * 0x4 = 20 seconds) Default at HW reset: 0x4 At SW reset: retain | # 2.19 Automatic and Manual Impedance Calibration ### 2.19.1 MAC Interface Calibration Circuit The auto calibration is available for the MAC interface I/Os. The PHY runs the automatic calibration circuit with a 30 ohm impedance target by default after hardware reset. Other impedance targets are available by changing the impedance target and restarting the auto calibration through register writes. Individual NMOS and PMOS output transistors could be controlled for 22 to 55 ohm targets in various increments. Manual NMOS and PMOS settings are available if the automatic calibration is not desired. If the PCB traces are different from 50 ohms, the output impedance of the MAC interface I/O buffers can be programmed to match the trace impedance. Users can adjust the NMOS and PMOS driver output strengths to perfectly match the transmission line impedance and eliminate reflections completely. ## 2.19.2 MAC Interface Calibration Register Definitions If Register 29 = 0x0003, then Register 30 is defined as follows: Table 41: Register 30 Page 3 - MAC Interface Calibration Definitions | Reg<br>bit | Function | Setting description | Mode | HW<br>Reset | SW<br>Reset | |------------|----------------------|---------------------------------------------------------------------------------------------------------------|------|------------------|-------------| | 15 | Restart Calibration | 0 = Normal, 1 = Restart | R/W | 0 | Retain | | | 300 | Bit 15 is a self-clearing register. Calibration will start once the register is cleared. | | | | | 14 | Calibration Complete | 1 = calibration complete, 0 = calibration in progress | RO | 0 | Retain | | 13 | Reserved | 0 | R/W | 0 | Retain | | 12:8 | PMOS Value | 00000 = all fingers off | R/W | Auto cal- | Retain | | | | 11111 = all fingers on The automatic calibrated values are stored here after calibration completes. | | ibrated<br>value | | | | | Once the LATCH bit is set to 1, the new calibration value is written. The automatic calibrated value is lost. | | | | | 7 | Reserved | 0 | R/W | 0 | Retain | | 6 | Latch | 1 = Latch in new value. This bit self clears. | R/W, | 0 | Retain | | | | (Used for manual settings) | SC | | | Table 41: Register 30 Page 3 - MAC Interface Calibration Definitions | Reg<br>bit | Function | Setting description | Mode | HW<br>Reset | SW<br>Reset | |------------|------------------|---------------------------------------------------------------------------------------------------------------|------|------------------|-------------| | 5 | PMOS/NMOS select | 1 = PMOS value is written when LATCH is set to 1 | R/W | 0 | Retain | | | | 0 = NMOS value is written when LATCH is set to 1 | | | | | 4:0 | NMOS Value | 00000 = all fingers off | R/W | Auto cal- | Retain | | | | 11111 = all fingers on | | ibrated<br>value | | | | | The automatic calibrated values are stored here after calibration completes. | | valuo | | | | * 4 | Once the LATCH bit is set to 1, the new calibration value is written. The automatic calibrated value is lost. | | | | ### 2.19.3 Changing Auto Calibration Targets The PHY runs the automatic calibration circuit with a 30 ohm impedance target by default after hardware reset. Other impedance targets are available by changing the impedance target and restarting the auto calibration through register writes. To change the auto calibration targets, write to the following registers: Write to register 29 = 0x0012 Write to register 30, bit 11:9 = ppp (write new PMOS Target value) Write to register 30, bit 8:6 = nnn (write new NMOS Target value) Write to register 29 = 0x0003 Write to register 30 = 0x8000 (Restarts the auto calibration with the new target) Example: To set the approximate 55 ohm auto calibration target, write the following: Reg29 = 0x0012 Reg30, bit 11:9 = '000' and bit 18:6 = '000' Reg29 = 0x0003 Reg30 = 0x8000 7vu31zzfnua-e4681dge \* Marvell Semiconductor, Inc. \* UNDER NDA# 021303 ## 2.19.4 Manual Settings to The Calibration Registers To use manual calibration, write to the following registers: Write to register 29 = 0x0003 Write to register 30 = b'000P PPPP 011N NNNN -- adjusts PMOS strength Write to register 30 = b'000P PPPP 010N NNNN -- adjusts NMOS strength Where PPPPP is the 5 bit value for the PMOS strength. Where NNNNN is the 5 bit value for the NMOS strength. The value of PPPPP or NNNNN will depend on your board. The '11111' value enables all fingers for maximum drive strength, for minimum impedance. The '00000' value turns all fingers off for minimum drive strength, for maximum impedance. Use a scope to monitor the RX\_CLK pin close to the destination. Start with the default auto-calibrated value and move in each direction to see how it affects signal integrity on your board. Example: The automatic calibration has a 50 Ohm target, but if the GMII trace impedance on board was 60 ohms, you see reflections from a scope capture taken at the destination. See Figure 34. After manual calibration, you see that the reflections are eliminated in Figure 35. Figure 32 and Figure 33 display the trend lines for 1.8V, 2.5V, and 3.3V PMOS and NMOS impedance settings. **NOTE:** The trend lines displayed in Figure 32 and Figure 33 use nominal values and may vary in production. Figure 32: PMOS Output Impedance (1.8V, 2.5V) Trend Lines Figure 33: NMOS Output Impedance (1.8V, 2.5V) Trend Lines 7vu31zzfnua-e4681dge \* Marvell Semiconductor, Inc. \* UNDER NDA# 021303 **Example:** The automatic calibration has a 50 ohm target, but if the GMII trace impedance on board was 60 ohms, you see reflections from a scope capture taken at the destination. Refer to Figure 34. After manual calibration, you see that the reflections are eliminated as in Figure 35. Figure 34: Signal Reflections, using the 50 ohm Setting, 60 ohm line Figure 35: Clean signal after manual calibration for the 60 ohm ### 2.20 Packet Generator The 88E1111 device contains a very simple packet generator. When enabled the transmit data from the MAC is ignored. Link should be established first prior to enabling the packet generator. The generator will generate packets at the speed of the established link. Once enabled, fixed length packet of 64 or 1518 byte frame (including CRC) will be transmitted continuously separated by 12 bytes of IPG. The preamble length will be 8 bytes. The payload of the frame is either a fixed 5A, A5, 5A, A5 pattern or a pseudo random pattern. A correct IEEE CRC is appended to the end of the frame. An error packet can also be generated. The registers are as follows: If Register 30 page 18: Bit 5: 1 = packet generation enable, 0 = disable Bit 4: 0 = random, 1 = 0x5a (packet pattern select) Bit 3: 0 = 64 byte, 1 = 1518 byte (packet length select) Bit 2: 1 = generate error packet, 0 = no error ### 2.21 CRC Error Counter and Frame Counter The CRC counter and frame counters, normally found in MACs, are available in the 88E1111 device. The error counter and frame counter features are enabled through register writes and each counter is stored in eight register bits. ### 2.21.1 Enabling The CRC Error Counter and Frame Counter #### 2.21.1.1 Enabling Counters Write to the following registers will enable both counters. Register 29: 0x0010 (points to page 16 of Register 30) Register 30: 0x0001 (enables both CRC error and frame counter) ### 2.21.1.2 Disabling and Clearing Counters Write to the following register will disable and clear both counters. Register 29: 0x0010 (points to page 16 of Register 30) Register 30: 0x0000 (disable and clear CRC error and frame counter) ### 2.21.1.3 Reading Counter Contents To read the CRC counter and frame counter, write to the following registers. Register 29: 0x000C (points to page 12 of Register 30) Register 30: bits 15:8 (Frame count is stored in these bits), bits 7:0 (CRC error count is stored in these bits) The counter does not clear on a read command. To clear the CRC error counter, disable and enable the counters. See Page 12 of Register 30 for details. Copyright © 2004 Marvell ### 2.21.1.4 Copper versus Fiber CRC Checking and Packet Counting CRC error checking is done on the received packets and not on transmitted packets. Packet counting is done on the packets received from the media. In GMII/RGMII to fiber modes, CRC checking will check for errors in packets received from the fiber media. In media converter, GBIC and SFP applications, the CRC checking is done only on the packets received from the copper media. In GMII/RGMII/TBI/SGMII to copper modes, the CRC checking is done on the packets received from the copper media. ### 2.22 LED Interface The LED interface consists of 6 pins: LED\_LINK10, LED\_LINK100, LED\_LINK1000, LED\_DUPLEX, LED\_RX, and LED\_TX. The LEDs can either be controlled by the PHY or controlled manually, independent of the state of the PHY. Manual control is achieved by writing to Register 25. Any one of the LEDs can be controlled independently of the other LEDs (i.e. one LED can be externally controlled while another LED can be controlled by the state of the PHY). ### 2.22.1 Manual LED Control Independent of the state of the PHY, any of the LEDs can be turned on, off, or made to blink at variable rates. This can be achieved by writing 11, 10, or 01 respectively to the register 25 bits [11:0], which control manual LED operation for each of the six LEDs. This eliminates the need for driving LEDs manually from the MAC or the CPU. If LEDs are driven from the CPU located at the back of the board, the LED lines crossing the entire board will pick up noise. This noise will cause EMI issues. Also, the PCB layout will be more difficult due to the additional lines routed across the board. #### 2.22.1.1 LED Connections The LEDs can be used either in single LED mode, or bi-color LED mode. Single LED connection is shown in Figure 36 below. The LED outputs are low active. The positive terminal of the LED should be pulled up to VDDO with a 300 ohm pull-up resistor. The negative terminal should be tied to the LED pin. Figure 36: Single LED Connection MARVELL CONFIDENTIA The bi-color LED connection in shown in Figure 37. Any two LED output pins can be chosen to implement the desired bi-color functionality. The LED functionality of the individual LED pins is described in the following sections. The LED pins and modes should be chosen such that the combined functionality of the individual LEDs will give the desired bi-color LED behavior. For example, if it is desired to have the green LED to indicate 100 Mbps speed, while the amber LED indicates 1000 Mbps speed, the following connections should be made. - LED LINK1000 tied to the negative terminal of the amber colored LED (LED x). - LED\_LINK100 tied to the negative terminal of the green colored LED (LED\_y). Figure 37: Bi-Color LED Connection ### 2.22.2 LED Functionality If the LEDs are controlled by the PHY, then the activity of the LEDs is determined by the state of the PHY. Each LED can be programmed to indicate various PHY states, with variable blink rate. There are four modes of link LED operation when the LEDs are controlled by the state of the PHY. - Register 24.5:3 = 000 (Direct LED mode) - Register 24.5:3 = 001, 010, 011, 100, 111 (Combined LED modes. There are three different combined LED modes as described below.) #### 2.22.2.1 Direct Drive Link LED Mode When register 24.5:3 = '000', LED output is in direct drive LED mode. Table 42: LED\_LINK Control for Register 24.5:3 = '000' (Default) | 88E1111 Device Pins | LED Output Level | | |---------------------|---------------------------------------------|--------| | LED_LINK10 | Low = 10 Link Up<br>High = 10 Link Down | | | LED_LINK100 | Low = 100 Link Up<br>High = 100 Link Down | | | LED_LINK1000 | Low = 1000 Link Up<br>High = 1000 Link Down | "HICK. | #### 2.22.2.2 Combined Link LED Modes There are three combined link LED modes. When register 24.5:3 = '011', LED output is shown in Table 43. Table 43: LED\_Link Control Register 24.5:3 = 011 | 88E1111 Device Pins | | Selected | Link Status | | |---------------------|-------------|------------|------------------------|-----------| | LED_LINK1000 | LED_LINK100 | LED_LINK10 | Speed | | | High | High | High | Any Speed | Link down | | High | High | Low | 10 Mbps | Link up | | High | Low | High | 100 Mbps | Link up | | Low | High | High | 1000BASE-T<br>(slave) | Link up | | Low | High | Low | 1000BASE-T<br>(master) | Link up | | Low | High | High | 1000BASE-X | Link up | When register 24.5:3 = '001', LED output is shown in Table 44. In this mode, LED\_LINK1000 pin is used as a global link indicator. Table 44: LED\_Link Control for Register 24.5:3 = '001' | 88E1111 Device Pins | | | | | |---------------------|-------------|------------|-------------------|-------------| | LED_LINK1000 | LED_LINK100 | LED_LINK10 | Selected<br>Speed | Link Status | | Low | Low | Low | 1000 Mbps | Link up | | Low | Low | High | 100 Mbps | Link up | | Low | High | Low | 10 Mbps | Link up | | High | High | High | Any speed | Link down | When register 24.5:3 = '010', LED output is shown in Table 45. Table 45: LED\_LINK Control for Register 24.5:3 = '010' | 88E1111 Device Pins | | 0, 1 | | | |---------------------|-------------|------------|-------------------|-------------| | LED_LINK1000 | LED_LINK100 | LED_LINK10 | Selected<br>Speed | Link Status | | Low | High | Low | 1000 Mbps | Link up | | High | Low | Low | 100 Mbps | Link up | | High | High | Low | 10 Mbps | Link up | | High | High | High | Any speed | Link Down | When register 24.5:3 = '100', LED output is shown in Table 46. Table 46: LED\_LINK Control for Register 24.5:3 = '100' | 88E1111 Device Pins | | 0 X | | | |---------------------|-------------|------------|---------------------------------------------------------------------|-------------| | LED_LINK1000 | LED_LINK100 | LED_LINK10 | Selected<br>Speed | Link Status | | Low | High | High | 1000 Mbps Link<br>AND not in<br>GMII/RGMII to<br>1000BASE-X<br>mode | Link up | | High | Low | High | 100 Mbps | Link up | | High | High | Low | 10 Mbps | Link up | | High | High | High | Any speed | Link Down | When register 24.5:3 = '111', LED output is shown in Table 47. Table 47: LED\_LINK Control for Register 24.5:3 = '111' | 88E1111 Device Pins | | | | | |---------------------|-------------|------------|--------------------------------|-------------| | LED_LINK1000 | LED_LINK100 | LED_LINK10 | Selected<br>Speed | Link Status | | Low | Low | High | 1000 Mbps Link<br>(1000BASE-X) | Link | | Low | High | Low | 1000 Mbps Link<br>(Master) | Link up | | Low | High | High | 1000 Mbps Link<br>(Slave) | Link up | | High | Low | High | 100 Mbps | Link up | | High | High | Low | 10 Mbps | Link up | | High | High | High | Any speed | Link Down | #### 2.22.2.3 Duplex, RX, and TX LEDs The LED outputs for the LED\_DUPLEX, and LED\_TX pins are programmed by setting the bits in the LED Control register. There are eight LED programming combinations available. The tables below shows the LED Control register bit settings and the corresponding functionality of the LED\_DUPLEX, and LED\_TX LEDs. Table 48: LED Output for LED\_DUPLEX pins | Register 24.2 | Register 24.7 | LED_DUPLEX pin<br>LED Indication | |---------------|---------------|--------------------------------------------------------------| | 0 | 0 | Low = Full-duplex<br>High = Half-duplex<br>Blink = Collision | | 1 | 0 | Low = Full-duplex<br>High = Half-duplex | | 0 | 1 * | Low = Fiber link up<br>High = Fiber lin down | | 1 | 19// | Reserved | Table 49: LED outputs for LED\_RX pins | Register<br>24.1 | LED_RX pin<br>LED Indication | |------------------|--------------------------------------------------| | 0 | Low = Link Up High = Link Down Blink = Receiving | | 1 | Low = Receiving<br>High = Not Receiving | Table 50: LED outputs for LED\_TX pins | Register<br>24.6 | Register<br>24.0 | LED_TX pin<br>LED Indication | |------------------|------------------|------------------------------------------------------------------------| | 0 | 0 | Low = Transmitting High = Not Transmitting | | 0 | 1 | Low = Link Up High = Link Down BLINK = Transmitting or Receiving | | 1 | 0 | LOW = Transmitting or Receiving HIGH = Not Transmitting or Receiving | | 1 | 1 | HIGH = Not Transmitting or Receiving BLINK = Transmitting or Receiving | #### 2.22.2.4 LED Pulse Stretching and Blink Rate Some of the statuses can be pulse-stretched. Pulse stretching is necessary, because the duration of these status events may be too short to be observable on the LEDs. The pulse-stretch duration can be programmed via register 24.14:12. The default pulse-stretch duration is set to 170 to 340 ms. The pulse-stretch duration applies only to the applicable LEDs as described next. Pulse stretching only applies to Duplex pin in Collision mode, or LED\_RX and LED\_TX pins (not applicable to Link, Speed, and Duplex signals). Some of the statuses indicate multiple events by blinking LEDs. The blink period can be programmed via register 24.10:8. The default blink period is set to 84 ms. Blink rate only applies to Duplex pin in Collision mode, LED\_RX and LED\_TX pins (not applicable to Link, Speed, and Duplex signals). The Blink rate defines the frequency at which an LED blink ### **2.23 IEEE 1149.1 Controller** The IEEE 1149.1 standard defines a test access port and boundary-scan architecture for digital integrated circuits and for the digital portions of mixed analog/digital integrated circuits. The standard provides a solution for testing assembled printed circuit boards and other products based on highly complex digital integrated circuits and high-density surface-mounting assembly techniques. The 88E1111 device implements 5 basic instructions: bypass, sample/preload, extest, clamp, HIGH-Z, and ID CODE. Upon reset, ID\_CODE instruction is selected. The instruction opcodes are shown in Table 51. Table 51: TAP Controller Op Codes | Instruction | OpCode | |----------------|----------| | EXTEST | 0000000 | | SAMPLE/PRELOAD | 0000001 | | CLAMP | 0000010 | | HIGH-Z | 00000011 | | BYPASS | 11111111 | | ID CODE | 00000100 | The 88E1111 device reserves 5 pins called the Test Access Port (TAP) to provide test accessTest Mode Select Input (TMS), Test Clock Input (TCK), Test Data Input (TDI), and Test Data Output (TDO), and Test Reset Input (TRSTn). To ensure race-free operation all input and output data is synchronous to the test clock (TCK). TAP input signals (TMS and TDI) are clocked into the test logic on the rising edge of TCK, while output signal (TDO) is clocked on the falling edge. For additional details refer to the IEEE 1149.1 Boundary Scan Architecture document. ## 2.23.1 Bypass Instruction MARVELL CONFIDENTIA The bypass instruction uses the bypass register. The bypass register contains a single shift-register stage and is used to provide a minimum length serial path between the TDI and TDO pins of the 88E1111 device. This allows rapid movement of test data to and from other testable devices in the system. # 2.23.2 Sample/Preload Instruction The sample/preload instruction allows scanning of the boundary-scan register without causing interference to the normal operation of the 88E1111 device. Two functions are performed when this instruction is selected: sample and preload. Sample allows a snapshot to be taken of the data flowing from the system pins to the on-chip test logic or vice versa, without interfering with normal operation. The snapshot is taken on the rising edge of TCK in the *Capture-DR* controller state, and the data can be viewed by shifting through the component's TDO output. While sampling and shifting data out through TDO for observation, preload allows an initial data pattern to be shifted in through TDI and to be placed at the latched parallel output of the boundary-scan register cells that are connected to system output pins. This ensures that known data is driven through the system output pins upon entering the extest instruction. Without preload, indeterminate data would be driven until the first scan sequence is complete. The shifting of data for the sample and preload phases can occur simultaneously. While data capture is being shifted out, the preload data can be shifted in. # 2.24 88E1111 Device Boundary Scan Chain Order #### Table 52: Boundary Scan Chain Order One scan chain is available for the 88E1111 device. | Pin | 1/0 | |-----------|-----------------------| | RESETn | Input | | 125CLK | Output | | | | | CONFIG[6] | Input | | CONFIG[5] | Input | | COMA | Input | | TXD7 | Input | | TXD6 | Input | | TXD5 | Input | | TXD4 | Input | | TXD3 | Input | | TXD2 | Input | | TXD1 | Input | | TXD0 | Input | | TX_EN | Input | | GTX_CLK | Input | | TX_ER | Input | | TX_CLK | Output | | CRS | Output | | COL_IN | Input | | COL_OUT | Output | | COL_OEN | Output enable for COL | | RX_ER | Output | | RX_CLK | Output | | RX_DV | Output * | | RXD0 | Output | | RXD1 | Output | | RXD2 | Output | | RXD3 | Output | | RXD4 | Output | | RXD5 | Output | | RXD6 | Output | | RXD7 | Output | **Boundary Scan Chain Order** Table 52: One scan chain is available for the 88E1111 device. | Pin | 1/0 | |--------------|--------------------------------------------------------------------| | G_OEN | Output enable for TX_CLK, CRS, COL, RX_ER, RX_DV, RXD[7:0], RX_CLK | | MDC | Input | | MDIO | Input | | MDIO | Output | | MDIO_EN | Output enable for MDIO | | INTn | Output | | INTn_EN | Output enable for INTn | | LED_LINK10 | Output | | LED_LINK100 | Output | | LED_LINK1000 | Output | | LED_DUPLEX | Output | | LED_RX | Output | | LED_TX | Output | | LED_OEN | Output enable for LED | | CONFIG[0] | Input | | CONFIG[1] | Input | | CONFIG[2] | Input | | CONFIG[3] | Input | | CONFIG[4] | Input | Page 115 #### 2.24.1 Extest Instruction The extest instruction allows circuitry external to the 88E1111 device (typically the board interconnections) to be tested. Prior to executing the extest instruction, the first test stimulus to be applied is shifted into the boundary-scan registers using the sample/preload instruction. Thus, when the change to the extest instruction takes place, known data is driven immediately from the 88E1111 device to its external connections. ## 2.24.2 The Clamp Instruction The clamp instruction allows the state of the signals driven from component pins to be determined from the boundary-scan register while the bypass register is selected as the serial path between TDI and TDO. The signals driven from the component pins will not change while the clamp instruction is selected. #### 2.24.3 The HIGH-Z Instruction The HIGH-Z instruction places the component in a state in which all of its system logic outputs are placed in an inactive drive state (e.g., high impedance). In this state, an in-circuit test system may drive signals onto the connections normally driven by a component output without incurring the risk of damage to the component. #### 2.24.4 ID CODE Instruction The ID CODE contains the manufacturer identity, part and version. Table 53: ID CODE | Version | Part Number | Manufacturer Identity | 0, 0, | |--------------|---------------------|-----------------------|-------| | Bit 31 to 28 | Bit 27 to 12 | Bit 11 to 1 | 0 | | 0000 | 0000 0000 0000 0000 | 001 1110 1001 | 1 | # Section 3. Register Description The IEEE defines only 32 registers address space for the PHY. In order to extend the number of registers address space available a paging mechanism is used. For register address 0 to 21, and 23 to 28 register 22 bits 7 to 0 are used to specify the page. For registers 30 and 31 register 29 bits 5:0 are used to specify the page. There is no paging for registers 22 and 29. In this document, the short hand used to specify the registers take the form register\_page.bit:bit, register\_page.bit, register\_bit:bit, or register.bit. #### For example: MARVELL CONFIDENTIAL Register 0 page 1 bits 5 to 2 is specified as 0\_1.5:2. Register 0 page 1 bits 5 is specified as 0\_1.5. Register 2 bit 3 to 0 is specified as 2.3:0. Note that In this context the setting of the page register (register 22) has no effect. Register 2 bit 3 is specified as 2.3. Note that in order for the paging mechanism to work correctly register 22.15 must be set to 0 to disable the automatic medium register selection. Figure 38: Register Map Summary | | | Page A | Address | | | | | | | | |------------------|----|----------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|--|--|--|--|--|--|--| | | | Page 0 (Copper) | Page 1 (Fiber) | | | | | | | | | | 0 | Control Register | Control Register | | | | | | | | | | 1 | Status Register | Status Register | | | | | | | | | | 2 | PHY Identifier | | | | | | | | | | | 3 | PHY Identifier | | | | | | | | | | | 4 | Auto-Neg Advertisement Register Auto-Neg Advertisement Regi | | | | | | | | | | | 5 | Link Partner Ability Register | Link Partner Ability Register | | | | | | | | | | 6 | Auto-Neg Expansion Register | Auto-Neg Expansion Register | | | | | | | | | | 7 | Next Page Transmit Register | Next Page Transmit Register | | | | | | | | | | 8 | Link Partner Next Page Register | Link Partner Next Page Register | | | | | | | | | | 9 | 1000BASE-T C | Control Register | | | | | | | | | | 10 | 1000BASE-T \$ | Status Register | | | | | | | | | | 11 | Reserved Reg | ister | | | | | | | | | | 12 | Reserved Reg | ister | | | | | | | | | S | 13 | Reserved Register | | | | | | | | | | res | 14 | Reserved Register | | | | | | | | | | Register Address | 15 | Extended Status Register | | | | | | | | | | er/ | 16 | PHY Specific Control Register | | | | | | | | | | gist | 17 | PHY Specific Status Register | PHY Specific Status Register | | | | | | | | | Re | 18 | Interrupt Enable Register | Interrupt Enable Register | | | | | | | | | | 19 | Interrupt Status Register | Interrupt Status Register | | | | | | | | | | 20 | Extended PHY Spec | cific Control Register | | | | | | | | | | 21 | Receive Error C | Counter Register | | | | | | | | | | 22 | Extended Add | dress Register | | | | | | | | | | 23 | Global Stat | us Register | | | | | | | | | | 24 | LED Contr | ol Register | | | | | | | | | | 25 | Manual LED Ov | verride Register | | | | | | | | | | 26 | Extended PHY Speci | fic Control 2 Register | | | | | | | | | | 27 | · · | cific Status Register | | | | | | | | | | 28 | MDI[0:3] Virtual Cable Tester™ Status<br>(Page 4); 100BASE-T Pair, 1000BAS | s (Pages 0-3); 1000BASE-T Pair Skew<br>SE-T Pair Swap and Polarity (Page 5) | | | | | | | | | | 29 | Extended | Address | | | | | | | | | | 30 | Checker result (Page 12); Test Enak | gabit (Page7); Class A (Page 11); CRC<br>ble Control (Page 16); Miscellaneous<br>Page 18) | | | | | | | | | | 31 | Reserved Reg | ister | | | | | | | | | Table 54: Register Map | W GV | | |----------------------------------------------------------------------------------------|-----------------------|------------------| | Register Name | Register Address | Table and Page | | Control Register - Copper | Page 0, Register 0 | Table 55, p. 121 | | Control Register - Fiber | Page 1, Register 0 | Table 56, p. 126 | | Status Register - Copper | Page 0, Register 1 | Table 57, p. 129 | | Status Register - Fiber | Page 1, Register 1 | Table 58, p. 132 | | PHY Identifier | Page Any, Register 2 | Table 59, p. 133 | | PHY Identifier | Page Any, Register 3 | Table 60, p. 134 | | Auto-Negotiation Advertisement Register - Copper | Page 0, Register 4 | Table 61, p. 135 | | Auto-Negotiation Advertisement Register - Fiber (GMII/RGMII Mode) | Page 1, Register 4 | Table 62, p. 141 | | Auto-Negotiation Advertisement Register - (SGMII to Copper Modes) (Mode = 0x00) | Page 1, Register 4 | Table 63, p. 143 | | Auto-Negotiation Advertisement Register - Fiber (SGMII to R-GMII Modes) (Mode = x110) | Page 1, Register 4 | Table 64, p. 143 | | Auto-Negotiation Advertisement Register - Fiber (GBIC Mode) (Mode = 1000) | Page 1, Register 4 | Table 65, p. 144 | | Link Partner Ability Register - Base Page, Copper | Page 0, Register 5 | Table 66, p. 145 | | Link Partner Ability Register - Base Page, Fiber (RGMII or GMII Modes) | Page 1, Register 5 | Table 67, p. 147 | | Link Partner Ability Register - Base Page, Fiber (SGMII to Copper Modes) (Mode = 0x00) | Page 1, Register 5 | Table 68, p. 148 | | Link Partner Ability Register - Base Page, Fiber (SGMII to R-GMII Modes) (Mode = x110) | Page 1, Register 5 | Table 69, p. 148 | | Link Partner Ability Register - Base Page, Fiber (GBIC Mode) (Mode = 1000) | Page 1, Register 5 | Table 70, p. 149 | | Auto-Negotiation Expansion Register - Copper | Page 0, Register 6 | Table 71, p. 150 | | Auto-Negotiation Expansion Register - Fiber | Page 1, Register 6 | Table 72, p. 151 | | Next Page Transmit Register - Copper | Page 0, Register 7 | Table 73, p. 152 | | Next Page Transmit Register - Fiber | Page 1, Register 7 | Table 74, p. 152 | | Link Partner Next Page Register - Copper | Page 0, Register 8 | Table 75, p. 153 | | Link Partner Next Page Register - Fiber | Page 1, Register 8 | Table 76, p. 153 | | 1000BASE-T Control Register | Page 0, Register 9 | Table 77, p. 154 | | 1000BASE-T Status Register | Page 0, Register 10 | Table 78, p. 156 | | Reserved Registers | Page Any, Register 11 | Table 79, p. 157 | # 88E1111 Integrated 10/100/1000 Ultra Gigabit Ethernet Transceiver Table 54: Register Map | Register Name | Register Address | Table and Page | |------------------------------------------------------|-----------------------------------------------|-------------------| | Reserved Registers | Page Any, Register 12 | Table 80, p. 157 | | Reserved Registers | Page Any, Register 13 | Table 81, p. 157 | | Reserved Registers | Page Any, Register 14 | Table 82, p. 157 | | Extended Status Register | Page Any, Register 15 | Table 83, p. 158 | | PHY Specific Control Register | Page Any, Register 16 | Table 84, p. 159 | | PHY Specific Status Register - Copper | Page 0, Register 17 | Table 85, p. 161 | | PHY Specific Status Register - Fiber | Page 1, Register 17 | Table 86, p. 163 | | Interrupt Enable Register | Page 0, Register 18 | Table 87, p. 164 | | Interrupt Enable Register - Fiber | Page 1, Register 18 | Table 88, p. 166 | | Interrupt Status Register | Page 0, Register 19 | Table 89, p. 167 | | Interrupt Status Register | Page 1, Register 19 | Table 90, p. 168 | | Extended PHY Specific Control Register | Page Any, Register 20 | Table 91, p. 169 | | Receive Error Counter Register | Page Any, Register 21 | Table 92, p. 171 | | Extended Address | Page Any, Register 22 | Table 93, p. 172 | | Global Status Register | Page Any, Register 23 | Table 95, p. 174 | | LED Control Register | Page Any, Register 24 | Table 96, p. 174 | | Manual LED Override Register | Page Any, Register 25 | Table 97, p. 175 | | Extended PHY Specific Control 2 Register | Page Any, Register 26 | Table 98, p. 176 | | Extended PHY Specific Status Register | Page Any, Register 27 | Table 99, p. 178 | | MDI[0] Virtual Cable Tester™ Status Register, Page 0 | Page 0, Register 28 | Table 100, p. 180 | | MDI[1] Virtual Cable Tester™ Status Register, Page 1 | Page 1, Register 28 | Table 101, p. 181 | | MDI[2] Virtual Cable Tester™ Status Register, Page 2 | Page 2, Register 28 | Table 102, p. 181 | | MDI[3] Virtual Cable Tester™ Status Register, Page 3 | Page 3, Register 28 | Table 103, p. 182 | | 1000 BASE-T Pair Skew Register, Page 4 | Page 4, Register 28 | Table 104, p. 183 | | 1000 BASE-T Pair Swap and Polarity, Page 5 | Page 5, Register 28 | Table 105, p. 184 | | Extended Address | Page Any, Register 29 | Table 106, p. 185 | | Extended Registers | Pages 3, 7, 11, 12, 16, and 18 of Register 30 | Table 110, p. 187 | | Reserved Registers | Page Any, Register 31 | Table 113, p. 188 | | · | | | Table 55: Control Register - Copper (Continued) Page 0, Register 0 | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | |------|--------------------|------|--------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 13 | Speed Select (LSB) | R/W | See<br>Descr | Update | Changes to this bit are disruptive to the normal operation; therefore, any changes to these registers must be followed by a software reset to take effect. A write to this register bit does not take effect until any one of the following also occurs: Software reset is asserted (Register 0.15) Power down (Register 0.11) transitions from power down to normal operation. Upon hardware reset this bit defaults as follows: ANEG[3:0] HWCFG_MODE[3:0] Bit 0_0.13 001x 0x00 1 001x 1x11 1 001x 1x10 1 001x 0x10 1 all other configurations 0 A write to this register bit will have no effect if MODE[3:0] (either HWCF_MODE or Reg27[3:0] after a software reset) is one of the following: 1x0x, 01x1, 001x In these modes the bit will always be 0. Bit 6, 13 11 = Reserved 10 = 1000 Mbps 01 = 100 Mbps | Table 55: Control Register - Copper (Continued) Page 0, Register 0 | Page U, Register U | | | | | | |---------------------------------------|-------------------------|------|--------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | | 12 | Auto-Negotiation Enable | R/W | See<br>Descr | Update | Changes to this bit are disruptive to the normal operation; therefore, any changes to these registers must be followed by a software reset to take effect. A write to this register bit does not take effect until any one of the following occurs: Software reset is asserted (Register 0.15) Power down (Register 0.11) transitions from power down to normal operation. When Auto-Negotiation is enabled (0.12 = 1), the speed, duplex, and pause capabilities are advertised in Register 4 and Register 9. If the Auto-Negotiation is disabled (0.12 = 0), then the speed and duplex capabilities take on the settings of register bits 0.13, 0.6, and 0.8. If Register 0_0.12 is set to 0 and speed is manually forced to 1000 Mbps in Registers 0_0.13 and 0_0.6, then Auto-Negotiation will still be enabled and only 1000BASE-T full-duplex is advertised if register 0_0.8 is | | A A A A A A A A A A A A A A A A A A A | | | | | set to 1, and 1000BASE-T half-duplex is advertised if 0_0.8 is set to 0. Registers 4_0.8:5 and 9_0.9:8 are ignored. Auto-Negotiation is mandatory per IEEE for proper operation in 1000BASE-T. Upon hardware reset this bit defaults as follows: ANEG[3:2] Bit 0.12 11 1 all other configurations 0 1 = Enable Auto-Negotiation Process 0 = Disable Auto-Negotiation Process | | 11 | Power Down | R/W | See<br>Descr | 0x0 | When the port is switched from power down to normal operation, software reset and restart Auto-Negotiation are performed even when bits Reset (0.15) and Restart Auto-Negotiation (0_0.9) are not set by the user. IEEE power down shuts down the chip except for the MAC interface if 16.3 is set to 1. If 16.3 is set to 0, then the MAC interface also shuts down. Power down also has no effect on the 125CLK output if 16.4 is set to 0. On hardware reset, bit defaults as follows: PWRUP Bit 0_0.11 0 0 1 This bit is identical to 1_0.11. 1 = Power down 0 = Normal operation | Table 55: Control Register - Copper (Continued) Page 0, Register 0 | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | | |------|-----------------------------------------|------------|--------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 10 | Isolate | R/W | 0x0 | 0x0 | The GMII/MII/TBI output pins are tristated when this bit is set to 1. The GMII/MII/TBI inputs are ignored. This bit is identical to 0_1.10. 1 = Isolate 0 = Normal operation | | | 9 | Restart Copper<br>Auto-Negotia-<br>tion | R/W,<br>SC | 0x0 | SC | Auto-Negotiation automatically restarts after hardware or software reset regardless of whether or not the restart bit (0_0.9) is set. Restart Auto-Negotiation bit should be used when the Auto-Neg bit (0.12) is enabled. 1 = Restart Auto-Negotiation Process 0 = Normal operation | | | 8 | Copper Duplex Mode | R/W | See<br>Descr | Update | Changes to this bit are disruptive to the normal operation; therefore, any changes to these registers must be followed by a software reset to take effect. A write to this register bit does not take effect until any one of the following also occurs: Software reset is asserted (Register 0.15) Power down (Register 0.11) transitions from power down to normal operation Upon hardware reset this bit defaults as follows: ANEG[3:0] Bit 0_0.8 00x1 1 xxx 1 all other configurations 0 1 = Full-duplex 0 = Half-Duplex | | | 7 | Collision Test | R/W | 0x0 | 0x0 | Setting this bit to 1 will cause the COL pin to assert whenever the TX_EN pin is asserted. This bit is identical to 0_1.7. 1 = Enable COL signal test | | Table 55: Control Register - Copper (Continued) Page 0, Register 0 | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | |------|-----------------------|------|--------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6 | Speed Selection (MSB) | R/W | See<br>Descr | Update | Changes to this bit are disruptive to the normal operation; therefore, any changes to these registers must be followed by a software reset to take effect. A write to this register bit does not take effect until any one of the following occurs: Software reset is asserted (Register 0.15) Power down (Register 0.11) transitions from power down to normal operation Upon hardware reset this bit defaults as follows: ANEG[3:0] HWCFG_MODE[3:0] Bit 0_0.6 1xxx xxxx 1xxx xxxx 1 x1xx xxxx xxxx | | 5:0 | Reserved | | | | These bits must be read and left unchanged when performing a write. | Table 56: Control Register - Fiber Page 1, Register 0 | | 1 | | | | | |------|-----------------------|------|-------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | | 15 | Reset | R/W | 0x0 | SC | PHY Software Reset. Writing a 1 to this bit causes the PHY state machines to be reset. When the reset operation is done, this bit is cleared to 0 automatically. The reset occurs immediately. This bit is identical to 0_0.15. 1 = PHY reset 0 = Normal operation | | 14 | Loopback | R/W | 0x0 | 0x0 | When loopback is activated, the transmitter data presented on TXD is looped back to RXD internally. Link is broken when loopback is enabled. Loopback speed is determined by the mode the device is in Registers 20.6:4. In all Copper modes, the loopback speed is determined by Register 20[6:4] if copper Auto-Negotiation is enabled. If copper Auto-Negotiation is disabled, the loopback speed is determined by speed set in register 0.6 and 0.13 In GMII or RGMII to Fiber Modes the loopback speed is set to 1000Mbps In SGMII to GMII or RGMII Modes, the loopback speed is set to SGMII Link partner advertised speed (which is the SGMII Link partners Copper Link speed) if fiber Auto-Negotiation is enabled. If fiber Auto-Negotiation is disabled, the loopback speed is set from register 20 bits [6:4] This bit is identical to 0_0.14. 1 = Enable Loopback 0 = Disable Loopback | | 13 | Speed Select<br>(LSB) | RO | Always<br>0 | Always<br>0 | bit 6,13<br>10 = 1000 Mbps | Bits Table 56: Control Register - Fiber (Continued) Page 1, Register 0 | Page 1, Register 0 | | | | | | |--------------------|-------------------------|------|--------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | | 12 | Auto-Negotiation Enable | R/W | See<br>Descr | Update | Changes to this bit are disruptive to the normal operation; therefore, any changes to these registers must be followed by a software reset to take effect. A write to this register bit does not take effect until any one of the following occurs: Software reset is asserted (Register 0.15) Restart Auto-Negotiation is asserted (Register 0_1.9) Power down (Register 0.11) transitions from power down to normal operation Fiber link goes down. This bit enables Auto-Negotiation on the fiber interface in all configurations where the serdes is used. Upon hardware reset this bit defaults as follows: MODE [3:0] ANEG[3:2] Bit 0.12 x000 xx 1 x110 xx 1 0100 xx 1 all other configurations 0 When this bit gets set/reset, Auto-Negotiation is restarted (bit 1.0.9 is set to 1) 1 = Enable Auto-Negotiation Process 0 = Disable Auto-Negotiation Process | | 11 | Power Down | R/W | See<br>Descr | 0x0 | When the port is switched from power down to normal operation, software reset and restart Auto-Negotiation are performed even when bits Reset (0.15) and Restart Auto-Negotiation (0_1.9) are not set by the user. IEEE power down shuts down the chip except for the MAC interface if 16.3 is set to 1. If 16.3 is set to 0, then the MAC interface also shuts down. Power down also has no effect on the 125CLK output if 16.4 is set to 0. On hardware reset, bit defaults as follows: PWRUP Bit 1_0.11 1 0 0 1 This bit is identical to 0_0.11. 1 = Power down 0 = Normal operation | | 10 | Isolate | R/W | 0x0 | 0x0 | The GMII/MII output pins are tristated when this bit is set to 1. The GMII/MIII inputs are ignored. This bit is identical to 0_0.10. 1 = Isolate 0 = Normal operation | Table 56: Control Register - Fiber (Continued) Page 1, Register 0 | | | | | , | | |-------|----------------------------------------|------------|--------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | | 9 | Restart Fiber<br>Auto-Negotia-<br>tion | R/W,<br>SC | 0x0 | SC | Auto-Negotiation automatically restarts after hardware or software reset regardless of whether or not the restart bit (0_1.9) is set. The bit is set when Auto-Negotiation is Enabled or Disabled in 1.0.12 1 = Restart Auto-Negotiation Process 0 = Normal operation | | 8 | Fiber Duplex<br>Mode | R/W | See<br>Descr | Update | Changes to this bit are disruptive to the normal operation; therefore, any changes to these registers must be followed by a software reset to take effect. A write to this register bit does not take effect until any one of the following also occurs: Software reset is asserted (Register 0.15) Restart Auto-Negotiation is asserted (Register 0_1.9) Power down (Register 0.11) transitions from power down to normal operation Upon hardware reset this bit defaults as follows: ANEG[3:0] Bit 0_1.8 00x1 1 xxx 1 all other configurations 0 1 = Full-duplex 0 = Half-Duplex | | 7. 7. | Collision Test | R/W | 0x0 | 0x0 | Setting this bit to 1 will cause the COL pin to assert whenever the TX_EN pin is asserted. This bit is identical to 0_0.7. 1 = Enable COL signal test 0 = Disable COL signal test | | 6 | Speed Selection (MSB) | RO | Always<br>1 | Always<br>1 | bit 6, 13<br>10 = 1000 Mbps | | 5:0 | Reserved | | | | These bits must be read and left unchanged when performing a write. | Table 57: Status Register - Copper Page 0, Register 1 | 13. 1, 13.11 | | | | | <u> </u> | |--------------|--------------------------|------|--------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | | 15 | 100BASE-T4 | RO | Always<br>0 | Always<br>0 | 100BASE-T4. This protocol is not available. 0 = PHY not able to perform 100BASE-T4 | | 14 | 100BASE-X<br>Full-Duplex | RO | See<br>Descr | See<br>Descr | Upon hardware reset this bit defaults as follows: HWCFG_MODE[3:0] Bit 1.14 xx01 0 1x00 0 0x11 0 xx00 0 all other configurations 1 Upon software reset this bit defaults as follows: HWCFG_MODE[3:0] Bit 1.14 xx01 0 1x00 0 0x11 0 all other configurations 1 1 = PHY able to perform full-duplex 100BASE-X 0 = PHY not able to perform full-duplex 100BASE-X | | 13 | 100BASE-X<br>Half-Duplex | RO | See<br>Descr | See<br>Descr | Upon hardware reset this bit defaults as follows: HWCFG_MODE[3:0] Bit 1.13 xx01 0 1x00 0 0x11 0 xx00 0 all other configurations 1 Upon software reset this bit defaults as follows: HWCFG_MODE[3:0] Bit 1.13 xx01 0 1x00 0 0x11 0 all other configurations 1 1 = PHY able to perform half-duplex 100BASE-X 0 = PHY able to perform half-duplex 100BASE-X | Table 57: Status Register - Copper (Continued) Page 0, Register 1 | r age o, register i | | | | | | |---------------------|-------------------------------|------|--------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | | 12 | 10 Mbps Full-<br>Duplex | RO | See<br>Descr | See<br>Descr | Upon hardware reset this bit defaults as follows: HWCFG_MODE[3:0] Bit 1.12 xx01 0 1x00 0 0x11 0 xx00 0 all other configurations 1 Upon software reset this bit defaults as follows: HWCFG_MODE[3:0] Bit 1.12 xx01 0 1x00 0 0x11 0 all other configurations 1 1 = PHY able to perform full-duplex 10BASE-T 0 = PHY not able to perform full-duplex 10BASE-T | | 11 | 10 Mbps Half-<br>Duplex | RO | See<br>Descr | See<br>Descr | Upon hardware reset this bit defaults as follows: HWCFG_MODE[3:0] Bit 1.11 xx01 0 1x00 0 0x11 0 xx00 0 all other configurations 1 Upon software reset this bit defaults as follows: HWCFG_MODE[3:0] Bit 1.11 xx01 0 1x00 0 0x11 0 all other configurations 1 1 = PHY able to perform half-duplex 10BASE-T 0 = PHY not able to perform half-duplex 10BASE-T | | 10 | 100BASE-T2<br>Full-Duplex | RO | Always<br>0 | Always<br>0 | This protocol is not available. 0 = PHY not able to perform full-duplex | | 9 | 100BASE-T2<br>Half-Duplex | RO | Always<br>0 | Always<br>0 | This protocol is not available. 0 = PHY not able to perform half-duplex | | 8 | Extended Sta-<br>tus | RO | Always<br>1 | Always<br>1 | 1 = Extended status information in Register 15 | | 7 | Reserved | | | | This bit must be read and left unchanged when performing a write. | | 6 | MF<br>Preamble<br>Suppression | RO | Always<br>1 | Always<br>1 | 1 = PHY accepts management frames with preamble suppressed | Table 57: Status Register - Copper (Continued) Page 0, Register 1 | r ago o, regiotor i | | | | | | | | |---------------------|-----------------------------------------|-------|-------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | | | | 5 | Copper Auto-<br>Negotiation<br>Complete | RO | 0x0 | 0x0 | 1 = Auto-Negotiation process complete<br>0 = Auto-Negotiation process not complete | | | | 4 | Copper Remote<br>Fault | RO,LH | 0x0 | 0x0 | Remote Fault bit is only supported in 1000BASE-T mode. 1 = Remote fault condition detected 0 = Remote fault condition not detected | | | | 3 | Auto-<br>Negotiation<br>Ability | RO | Always<br>1 | Always<br>1 | 1 = PHY able to perform Auto-Negotiation | | | | 2 | Copper Link<br>Status | RO,LL | 0x0 | 0x0 | This register bit indicates whether link was lost since the last read. For the current link status, either read this register back-to-back or read Register 17_0.10 Link Real Time. 1 = Link is up 0 = Link is down | | | | 1 | Jabber Detect | RO,LH | 0x0 | 0x0 | 1 = Jabber condition detected<br>0 = Jabber condition not detected | | | | 0 | Extended<br>Capability | RO | Always<br>1 | Always<br>1 | 1 = Extended register capabilities | | | Table 58: Status Register - Fiber Page 1, Register 1 | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | |------|----------------------------------------|-----------------|-------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | 100BASE-T4 | RO | Always<br>0 | Always<br>0 | 100BASE-T4. This protocol is not available. 0 = PHY not able to perform 100BASE-T4 | | 14 | 100BASE-X<br>Full-Duplex | RO | Always<br>0 | Always<br>0 | 0 = PHY not able to perform full-duplex 100BASE-X | | 13 | 100BASE-X<br>Half-Duplex | RO | Always<br>0 | Always<br>0 | 0 = PHY not able to perform full-duplex 100BASE-X | | 12 | 10 Mb/s Full<br>Duplex | RO <sub>*</sub> | Always<br>0 | Always<br>0 | 0 = PHY not able to perform full-duplex 10BASE-T | | 11 | 10 Mbps Half-<br>Duplex | RO | Always<br>0 | Always<br>0 | 0 = PHY not able to perform half-duplex 10BASE-T | | 10 | 100BASE-T2<br>Full-Duplex | RO | Always<br>0 | Always<br>0 | This protocol is not available. 0 = PHY not able to perform full-duplex | | 9 | 100BASE-T2<br>Half-Duplex | RO | Always<br>0 | Always<br>0 | This protocol is not available. 0 = PHY not able to perform half-duplex | | 8 | Extended Sta-<br>tus | RO | Always<br>1 | Always<br>1 | 1 = Extended status information in Register 15 | | 7 | Reserved | | | | This bit must be read and left unchanged when performing a write. | | 6 | MF<br>Preamble<br>Suppression | RO | Always<br>1 | Always<br>1 | 1 = PHY accepts management frames with preamble suppressed | | 5 | Fiber Auto-<br>Negotiation<br>Complete | RO | 0x0 | 0x0 | 1 = Auto-Negotiation process complete 0 = Auto-Negotiation process not complete Bit is not set when link is up due of Fiber Auto-Negotiation Bypass or if Auto-Negotiation is disabled. | | 4 | Fiber Remote<br>Fault | RO,LH | 0x0 | 0x0 | 1 = Remote fault condition detected 0 = Remote fault condition not detected This bit is always 0 in SGMII to Copper and SGMII to GMII or RGMII Modes. | | 3 | Auto-<br>Negotiation<br>Ability | RO | Always<br>1 | Always<br>1 | 1 = PHY able to perform Auto-Negotiation | Table 58: Status Register - Fiber (Continued) Page 1, Register 1 | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | |------|------------------------|-------|-------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | Fiber Link Status | RO,LL | 0x0 | 0x0 | This register bit indicates when link was lost since the last read. For the current link status, either read this register back-to-back or read Register 17_1.10 Link Real Time. 1 = Link is up 0 = Link is down | | 1 | Reserved | | | | This bit must be read and left unchanged when performing a write. | | 0 | Extended<br>Capability | RO | Always<br>1 | Always<br>1 | 1 = Extended register capabilities | Table 59: PHY Identifier Page Any, Register 2 | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | |------|---------------------------------------------------------|------|-----------|-----------|------------------------------------------------------------| | 15:0 | Organization-<br>ally Unique<br>Identifier Bits<br>3:18 | RO | 0x0141 | 0x0141 | Marvell® OUI is 0x005043 0000 0000 0101 0000 0100 0011 ^ | Table 60: PHY Identifier Page Any, Register 3 | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | |-------|--------------------|------|------------------|--------------|---------------------------------------------------------------------------------------------------| | 15:10 | OUI LSb | RO | Always<br>000011 | 0x00 | Organizationally Unique Identifier bits 19:24 000011 ^^ bit 19bit24 | | 9:4 | Model<br>Number | RO | Always<br>001100 | 0x00 | Model Number<br>88E1111 = 001100 | | 3:0 | Revision<br>Number | RO * | See<br>Descr | See<br>Descr | Rev Number<br>Contact Marvell <sup>®</sup> FAEs for information on the device<br>revision number. | Table 61: Auto-Negotiation Advertisement Register - Copper Page 0, Register 4 | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | |------|--------------|------|-------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | Next Page | R/W | 0x0 | Retain | A write to this register bit does not take effect until any one of the following occurs: Software reset is asserted (Register 0.15) Restart Auto-Negotiation is asserted (Register 0_0.9) Power down (Register 0.11) transitions from power down to normal operation Link goes down If 1000BASE-T is advertised then the required next pages are automatically transmitted. Register 4_0.15 should be set to 0 if no additional next pages are needed. If 4_0.15 is set to 1, then Register 7_0 should be programmed with the desired value and 7_0 will be sent when 7_0.15 = 1. In GBIC mode, a Write to this register is inconsequential. 1 = Advertise 0 = Not advertised | | 14 | Ack | RO | Always<br>0 | Always<br>0 | Must be 0. | | 13 | Remote Fault | R/W | 0x0 | Retain | A write to this register bit does not take effect until any one of the following occurs: Software reset is asserted (Register 0.15) Restart Auto-Negotiation is asserted (Register 0.9) Power down (Register 0.11) transitions from power down to normal operation Link goes down In GBIC mode, a Write to this register is inconsequential. 1 = Set Remote Fault bit 0 = Do not set Remote Fault bit | | 12 | Reserved | R/W | 0x0 | Retain | This bit must be read and left unchanged when performing a write. | Table 61: Auto-Negotiation Advertisement Register - Copper (Continued) Page 0, Register 4 | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | |------|---------------------|------|--------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 11 | Asymmetric<br>Pause | R/W | See<br>Descr | Retain | A write to this register bit does not take effect until any one of the following occurs: Software reset is asserted (Register 0.15) Restart Auto-Negotiation is asserted (Register 0_0.9) Power down (Register 0.11) transitions from power down to normal operation Link goes down In GBIC mode, a Write to this register is inconsequential. Upon hardware reset this bit defaults as follows: ENA_PAUSE Bit 4_0.11 0 0 1 1 1 = Asymmetric Pause 0 = No asymmetric Pause | | 10 | Pause | R/W | See<br>Descr | Retain | A write to this register bit does not take effect until any one of the following occurs: Software reset is asserted (Register 0.15) Restart Auto-Negotiation is asserted (Register 0_0.9) Power down (Register 0.11) transitions from power down to normal operation Link goes down In GBIC mode, a Write to this register is inconsequential. Upon hardware reset, this bit defaults as follows: ENA_PAUSE Bit 4_0.10 0 0 1 1 = MAC PAUSE implemented 0 = MAC PAUSE not implemented | | 9 | 100BASE-T4 | R/W | 0x0 | 0x0 | 0 = Not capable of 100BASE-T4 | Table 61: Auto-Negotiation Advertisement Register - Copper (Continued) Page 0, Register 4 | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | |------|---------------------------|------|--------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 8 | 100BASE-TX<br>Full-Duplex | R/W | See<br>Descr | Retain | A write to this register bit does not take effect until any one of the following occurs: Software reset is asserted (Register 0.15) Restart Auto-Negotiation is asserted (Register 0_0.9) Power down (Register 0.11) transitions from power down to normal operation Link goes down In GBIC mode, a Write to this register is inconsequential. If register 0_0.12 is set to 0 and speed is manually forced to 1000 Mbps in Registers 0_0.13 and 0_0.6, then Auto-Negotiation will still be enabled and only 1000BASE-T full-duplex is advertised if register 0_0.8 is set to 1, and 1000BASE-T half-duplex is advertised if 0_0.8 set to 0. Registers 4_0.8:5 and 9_0.9:8 are ignored. Auto-Negotiation is mandatory per IEEE for proper operation in 1000BASE-T. Upon hardware reset this bit defaults as follows: ANEG[3:0] HWCFG_MODE[3:0] Bit 4_0.8 0011 0x00 1 0011 1x11 1 11xx 0x00 1 11xx 1x11 1 11xx 1x11 1 all other configurations 0 1 = Advertise 0 = Not advertised | Table 61: Auto-Negotiation Advertisement Register - Copper (Continued) Page 0, Register 4 | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | |------|---------------------------|------|--------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | 100BASE-TX<br>Half-Duplex | R/W | See<br>Descr | Retain | A write to this register bit does not take effect until any one of the following occurs: Software reset is asserted (Register 0.15) Restart Auto-Negotiation is asserted (Register 0_0.9) Power down (Register 0.11) transitions from power down to normal operation Link goes down In GBIC mode, a Write to this register is inconsequential. If register 0_0.12 is set to 0 and speed is manually forced to 1000 Mbps in registers 0_0.13 and 0_0.6, then Auto-Negotiation will still be enabled and only 1000BASE-T full-duplex is advertised if Register 0_0.8 is set to 1, and 1000BASE-T half-duplex is advertised if 0_0.8 set to 0. Registers 4_0.8:5 and 9_0.9:8 are ignored. Auto-Negotiation is mandatory per IEEE for proper operation in 1000BASE-T. Upon hardware reset this bit defaults as follows: ANEG[3:0] HWCFG_MODE[3:0] Bit 4_0.7 0010 0x00 1 11xx 1x11 1 11xx 0x00 1 11xx 1x11 1 all other configurations 0 1 = Advertise 0 = Not advertised | Table 61: Auto-Negotiation Advertisement Register - Copper (Continued) Page 0, Register 4 | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | |------|--------------------------|------|--------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6 | 10BASE-TX<br>Full-Duplex | R/W | See<br>Descr | Retain | A write to this register bit does not take effect until any one of the following occurs: Software reset is asserted (Register 0.15) Restart Auto-Negotiation is asserted (Register 0_0.9) Power down (Register 0.11) transitions from power down to normal operation Link goes down In GBIC mode, a Write to this register is inconsequential. If Register 0_0.12 is set to 0 and speed is manually forced to 1000 Mbps in Registers 0_0.13 and 0_0.6, then Auto-Negotiation will still be enabled and only 1000BASE-T full-duplex is advertised if Register 0_0.8 is set to 1, and 1000BASE-T half-duplex is advertised if 0_0.8 set to 0. Registers 4_0.8:5 and 9_0.9:8 are ignored. Auto-Negotiation is mandatory per IEEE for proper operation in 1000BASE-T. Upon hardware reset this bit defaults as follows: ANEG[3:0] HWCFG_MODE[3:0] Bit 4_0.6 0001 0x00 1 11xx 0x00 1 11xx 1x11 1 all other configurations 0 1 = Advertise 0 = Not advertised | Table 61: Auto-Negotiation Advertisement Register - Copper (Continued) Page 0, Register 4 | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | |------|--------------------------|------|-----------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5 | 10BASE-TX<br>Half-Duplex | R/W | See<br>Descr | Retain | A write to this register bit does not take effect until any one of the following occurs: Software reset is asserted (Register 0.15) Restart Auto-Negotiation is asserted (Register 0_0.9) Power down (Register 0.11) transitions from power down to normal operation Link goes down In GBIC mode, a Write to this register is inconsequential. If Register 0_0.12 is set to 0 and speed is manually forced to 1000 Mbps in Registers 0_0.13 and 0_0.6, then Auto-Negotiation will still be enabled and only 1000BASE-T full-duplex is advertised if Register 0_0.8 is set to 1, and 1000BASE-T half-duplex is advertised if 0_0.8 set to 0. Registers 4_0.8:5 and 9_0.9:8 are ignored. Auto-Negotiation is mandatory per IEEE for proper operation in 1000BASE-T. Upon hardware reset this bit defaults as follows: ANEG[3:0] HWCFG_MODE[3:0] Bit 4_0.5 0000 0x00 1 11xx 0x00 1 11xx 1x11 1 all other configurations 0 1 = Advertise 0 = Not advertised | | 4:0 | Selector Field | R/W | Always<br>00001 | Always<br>00001 | Selector Field mode<br>00001 = 802.3 | Table 62: Auto-Negotiation Advertisement Register - Fiber (GMII/RGMII Mode) Page 1, Register 4 | Page 1, Register 4 | | | | | O' <u>A.</u> | |--------------------|------------------------------|------|--------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | | 15 | Next Page | R/W | 0x0 | Retain | A write to this register bit does not take effect until any one of the following occurs: Software reset is asserted (Register 0.15) Restart Auto-Negotiation is asserted (Register 0_1.9) Power down (Register 0.11) transitions from power down to normal operation Link goes down 1 = Advertise 0 = Not advertised | | 14 | Reserved | | | | This bit must be read and left unchanged when performing a write. | | 13:12 | Remote Fault 2 RemoteFault 1 | R/W | 0x0 | Retain | A write to this register bit does not take effect until any one of the following also occurs: Software reset is asserted (Register 0.15) Re-start Auto-Negotiation is asserted (Register 0_1.9) Power down (Register 0.11) transitions from power down to normal operation Link goes down Device has no ability to detect remote fault. 00 = No error, link OK (default) 01 = Link Failure 10 = Offline 11 = Auto-Negotiation Error | | 11:9 | Reserved | | | | These bits must be read and left unchanged when performing a write. | | 8:7 | Pause | R/W | See<br>Descr | Retain | A write to this register bit does not take effect until any one of the following also occurs: Software reset is asserted (Register 0.15) Re-start Auto-Negotiation is asserted (Register 0_1.9) Power down (Register 0.11) transitions from power down to normal operation Link goes down Upon hardware reset, this bit defaults as follows: ENA_PAUSE Bits 4_1.8:7 0 00 1 11 00 = No PAUSE 01 = Symmetric PAUSE 10 = Asymmetric PAUSE toward link partner 11 = Both Symmetric PAUSE and Asymmetric PAUSE toward local device. | Table 62: Auto-Negotiation Advertisement Register - Fiber (GMII/RGMII Mode) (Continued) Page 1, Register 4 | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | |------|---------------------------|------|--------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6 | 1000BASE-X<br>Half-Duplex | R/W | See<br>Descr | Retain | A write to this register bit does not take effect until any one of the following also occurs: Software reset is asserted (Register 0.15) Re-start Auto-Negotiation is asserted (Register 0_1.9) Power down (Register 0.11) transitions from power down to normal operation Link goes down Upon hardware reset this bit defaults as follows: ANEG[3:0] Software | | 5 | 1000BASE-X<br>Full-Duplex | R/W | See<br>Descr | Retain | A write to this register bit does not take effect until any one of the following also occurs: Software reset is asserted (Register 0.15) Re-start Auto-Negotiation is asserted (Register 0_1.9) Power down (Register 0.11) transitions from power down to normal operation Link goes down Upon hardware reset this bit defaults as follows: ANEG[3:0] Bit 4_1.5 1xxx 1 all other configurations 0 1 = Advertise 0 = Not advertised | | 4:0 | Reserved | | | | These bits must be read and left unchanged when performing a write. | Table 63: Auto-Negotiation Advertisement Register - (SGMII to Copper Modes) (Mode = 0x00) Page 1, Register 4 | | | | | | AX . | |-------|-------------------------|------|-----------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------| | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | | 15 | Copper Link<br>Status | RO | 0x0 | 0x0 | 0 = Link is Not up on the Copper Interface<br>1 = Link is UP on the Copper Interface | | 14 | Reserved | | | 507 | This bit must be read and left unchanged when performing a write. | | 13 | Reserved | Š | 102 | | This bit must be read and left unchanged when performing a write. | | 12 | Copper Duplex<br>Status | RO | 0x0 | 0x0 | 0 = Copper Interface Resolved to Half-Duplex<br>1 = Copper Interface Resolved to Full-Duplex | | 11:10 | Copper<br>Speed[1:0] | RO | 0x0 | 0x0 | 00 = Copper Interface speed is 10 Mbps<br>01 = Copper Interface speed is 100 Mbps<br>10 = Copper Interface speed is 1000 Mbps<br>11 = Reserved | | 9:0 | Reserved | | | | These bits must be read and left unchanged when performing a write. | Table 64: Auto-Negotiation Advertisement Register - Fiber (SGMII to R-GMII Modes) (Mode = x110) Page 1, Register 4 | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | |------|----------|------|-----------|-----------|---------------------------------------------------------------------| | 15:0 | Reserved | | | | These bits must be read and left unchanged when performing a write. | Table 65: Auto-Negotiation Advertisement Register - Fiber (GBIC Mode) (Mode = 1000) Page 1, Register 4 | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | |------|---------------------------|------|--------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:9 | Reserved | | | | These bits must be read and left unchanged when performing a write. | | 8:7 | Pause | RO * | Always<br>00 | Always<br>00 | Pause Status as Indicated by the Link Partner on the Copper Interface 00 = No PAUSE 01 = Symmetric PAUSE 10 = Asymmetric PAUSE toward link partner 11 = Both Symmetric PAUSE and Asymmetric PAUSE toward local device. | | 6 | 1000BASE-X<br>Half-Duplex | RO | Always<br>00 | Always<br>00 | Copper Link Partners Half-Duplex Status' 1 = Half Duplex Capable 0 = Half Duplex Incapable | | 5 | 1000BASE-X<br>Full-Duplex | RO | Always<br>00 | Always<br>00 | Copper Link Partners Full-Duplex Status' 1 = Full-Duplex Capable 0 = Full-Duplex Incapable | | 4:0 | Reserved | | | | These bits must be read and left unchanged when performing a write. | Table 66: Link Partner Ability Register - Base Page, Copper Page 0. Register 5 | Page 0, Register 5 | | | | | | |--------------------|-----------------------------------------|------|-----------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | | 15 | Next Page | RO | 0x0 | 0x0 | Register bit is cleared when link goes down and loaded when a base page is received. Received Code Word Bit 15 1 = Link partner capable of next page 0 = Link partner not capable of next page | | 14 | Acknowledge | RO * | 0x0 | 0x0 | Register bit is cleared when link goes down and loaded when a base page receives Acknowledge Received Code Word Bit 14 1 = Link partner received link code word 0 = Link Partner has not received link code word | | 13 | Remote Fault | RO | 0x0 | 0x0 | Register bit is cleared when link goes down and loaded when a base page is received. Remote Fault Received Code Word Bit 13 1 = Link partner detected remote fault 0 = Link partner has not detected remote fault | | 12 | Technology<br>Ability Field | RO | 0x0 | 0x0 | Register bit is cleared when link goes down and loaded when a base page is received Received Code Word Bit 12 | | 11 | Asymetric<br>Pause | RO | 0x0 | 0x0 | Register bit is cleared when link goes down and loaded when a base page is received. Received Code Word Bit 11 1 = Link partner requests asymmetric pause 0 = Link partner does not request asymmetric pause | | 10 | Pause Capable | RO | 0x0 | 0x0 | Register bit is cleared when link goes down and loaded when a base page is received. Received Code Word Bit 10 1 = Link partner is capable of symmetric pause operation 0 = Link partner is not capable of symmetric pause operation | | 9 | 100BASE-T4<br>Capability | RO | 0x0 | 0x0 | Register bit is cleared when link goes down and loaded when a base page is received. Received Code Word Bit 9 1 = Link partner is 100BASE-T4 capable 0 = Link partner is not 100BASE-T4 capable | | 8 | 100BASE-TX<br>Full-Duplex<br>Capability | RO | 0x0 | 0x0 | Register bit is cleared when link goes down and loaded when a base page is received. Received Code Word Bit 8 1 = Link partner is 100BASE-TX full-duplex capable 0 = Link partner is not 100BASE-TX full-duplex capable | Table 66: Link Partner Ability Register - Base Page, Copper (Continued) Page 0, Register 5 | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | |------|-----------------------------------------|------|-----------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | 100BASE-TX<br>Half-Duplex<br>Capability | RO | 0x0 | 0x0 | Register bit is cleared when link goes down and loaded when a base page is received. Received Code Word Bit 7 1 = Link partner is 100BASE-TX half-duplex capable 0 = Link partner is not 100BASE-TX half-duplex capable | | 6 | 10BASE-T<br>Full-Duplex<br>Capability | RO | 0x0 | 0x0 | Register bit is cleared when link goes down and loaded when a base page is received. Received Code Word Bit 6 1 = Link partner is 10BASE-T full-duplex capable 0 = Link partner is not 10BASE-T full-duplex capable | | 5 | 10BASE-T<br>Half-Duplex<br>Capability | RO* | 0x0 | 0x0 | Register bit is cleared when link goes down and loaded when a base page is received. Received Code Word Bit 5 1 = Link partner is 10BASE-T half-duplex capable 0 = Link partner is not 10BASE-T half-duplex capable | | 4:0 | Selector Field | RO | 0x00 | 0x00 | Register bit is cleared when link goes down and loaded when a base page is received. Selector Field Received Code Word Bit 4:0 | Table 67: Link Partner Ability Register - Base Page, Fiber (RGMII or GMII Modes) Page 1, Register 5 | Page 1, Register 5 | | | | | V <sub>3</sub> , | |--------------------|-------------------------------------|------|-----------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | | 15 | Next Page | RO | 0x0 | 0x0 | Register bit is cleared when link goes down and loaded when a base page is received Received Code Word Bit 15 1 = Link partner capable of next page 0 = Link partner not capable of next page | | 14 | Acknowledge | RO | 0x0 | 0x0 | Register bit is cleared when link goes down and loaded when a base page is received. Acknowledge Received Code Word Bit 14 1 = Link partner received link code word 0 = Link partner has not received link code word | | 13:12 | Remote<br>Fault 2<br>Remote Fault 1 | RO | 0x0 | 0x0 | Register bit is cleared when link goes down and loaded when a base page is received. Received Code Word Bit 13:12 00 = No error, link OK (default) 01 = Link Failure 10 = Offline 11 = Auto-Negotiation Error | | 11:9 | Reserved | | | | These bits must be read and left unchanged when performing a write. | | 8:7 | Asymetric<br>Pause | RO | 0x0 | 0x0 | Register bit is cleared when link goes down and loaded when a base page is received. Received Code Word Bit 8:7 00 = No PAUSE 01 = Symmetric PAUSE 10 = Asymmetric PAUSE toward link partner 11 = Both Symmetric PAUSE and Asymmetric PAUSE toward local device. | | 6 | 1000BASE-X<br>Half-Duplex | RO | 0x0 | 0x0 | Register bit is cleared when link goes down and loaded when a base page is received. Received Code Word bit 6 1 = Link partner capable of 1000BASE-X half-duplex. 0 = Link partner not capable of 1000BASE-X half-duplex. | | 5 | 1000BASE-X<br>Full-Duplex | RO | 0x0 | 0x0 | Register bit is cleared when link goes down and loaded when a base page is received. Received Code Word bit 5 1 = Link partner capable of 1000BASE-X full-duplex. 0 = Link partner not capable of 1000BASE-X full-duplex. | | 4:0 | Reserved | | | 5.0 | These bits must be read and left unchanged when performing a write. | Table 68: Link Partner Ability Register - Base Page, Fiber (SGMII to Copper Modes) (Mode = 0x00) Page 1, Register 5 | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | |------|-------------|------|-----------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | Reserved | | | .0.0 | This bit must be read and left unchanged when performing a write. | | 14 | Acknowledge | RO | 0x0 | 0x0 | Acknowledge Register bit is cleared when link goes down and loaded when a base page is received. Received Code Word Bit 14 1 = Link partner received link code word 0 = Link partner has not received link code word | | 13:0 | Reserved | * | | | These bits must be read and left unchanged when performing a write. | Table 69: Link Partner Ability Register - Base Page, Fiber (SGMII to R-GMII Modes) (Mode = x110) Page 1, Register 5 | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | |------|-------------------------|------|-----------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | Copper Link | RO | 0x0 | 0x0 | Register bit is cleared when link goes down and loaded when a base page is received Received Code Word Bit 15 1 = Copper Link is up on the link partner 0 = Copper Link is not up on the link partner | | 14 | Acknowledge | RO | 0x0 | 0x0 | Register bit is cleared when link goes down and loaded when a base page is received Acknowledge Received Code Word Bit 14 1 = Link partner received link code word 0 = Link partner has not received link code word | | 13 | Reserved | | | | This bit must be read and left unchanged when performing a write. | | 12 | Copper Duplex<br>Status | RO | 0x0 | 0x0 | Register bit is cleared when link goes down and loaded when a base page is received Received Code Word Bit 12 1 = Copper Interface on the Link Partner is capable of Full-Duplex 0 = Copper Interface on the link partner is capable of Half-Duplex | Table 69: Link Partner Ability Register - Base Page, Fiber (SGMII to R-GMII Modes) (Mode = x110) Page 1, Register 5 | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | |-------|------------------------|------|-----------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 11:10 | Copper Speed<br>Status | RO | 0x0 | 0x0 | Register bits are cleared when link goes down and loaded when a base page is received Received Code Word Bit 11:10 00 = 10 Mbps 01 = 1000 Mbps 10 = 1000 Mbps 11 = reserved | | 9:0 | Reserved | | 5 | | These bits must be read and left unchanged when performing a write. | Table 70: Link Partner Ability Register - Base Page, Fiber (GBIC Mode) (Mode = 1000) Page 1, Register 5 | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | |------|---------------------------|------|-----------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | Reserved | | | | This bit must be read and left unchanged when performing a write. | | 14 | Acknowledge | RO | 0x0 | 0x0 | Register bit is cleared when link goes down and loaded when a base page is received Acknowledge Received Code Word Bit 14 1 = Link partner received link code word 0 = Link partner has not received link code word | | 13:9 | Reserved | | | | These bits must be read and left unchanged when performing a write. | | 8:7 | Asymetric<br>Pause | RO | 0x0 | 0x0 | Register bit is cleared when link goes down and loaded when a base page is received Received Code Word Bit 8:7 00 = No PAUSE 01 = Symmetric PAUSE 10 = Asymmetric PAUSE toward link partner 11 = Both Symmetric PAUSE and Asymmetric PAUSE toward local device. | | 6 | 1000BASE-X<br>Half-Duplex | RO | 0x0 | 0x0 | Register bit is cleared when link goes down and loaded when a base page is received Received Code Word bit 6 1 = Link partner capable of 1000BASE-T half-duplex. 0 = Link partner not capable of 1000BASE-T half-duplex. | Table 70: Link Partner Ability Register - Base Page, Fiber (GBIC Mode) (Mode = 1000) (Continued) Page 1, Register 5 | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | |------|---------------------------|------|-----------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5 | 1000BASE-X<br>Full-Duplex | RO | 0x0 | 0x0 | Register bit is cleared when link goes down and loaded when a base page is received Received Code Word bit 5 1 = Link partner capable of 1000BASE-T full-duplex. 0 = Link partner not capable of 1000BASE-T full-duplex. | | 4:0 | Reserved | | O | 10 | These bits must be read and left unchanged when performing a write. | Table 71: Auto-Negotiation Expansion Register - Copper Page 0, Register 6 | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | |------|----------------------------------------------|--------|-------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:5 | Reserved | | | | These bits must be read and left unchanged when performing a write. | | 4 | Parallel Detection Fault | RO,LH | 0x0 | 0x0 | 6_0.3 is set when a base page is received and the received link control word has bit 15 set to 1. The bit is cleared when link goes down. 1 = A fault has been detected via the Parallel Detection function 0 = A fault has not been detected via the Parallel Detection function | | 3 | Link<br>Partner Next<br>page Able | RO | 0x0 | 0x0 | Register 6_0.3 is not valid until the Auto-Negotiation complete bit (Reg 1_0.5) indicates completed. 1 = Link Partner is Next Page able 0 = Link Partner is not Next Page able | | 2 | Local Next<br>Page Able | RO | Always<br>1 | Always<br>1 | 1 = Local Device is Next Page able | | 1 | Page Received | RO, LH | 0x0 | 0x0 | Register 6_0.1 is set when a valid page is received. 1 = A New Page has been received 0 = A New Page has not been received | | 0 | Link<br>Partner Auto-<br>Negotiation<br>Able | RO | 0x0 | 0x0 | This bit is set when the device receives 3 matching FLP bursts and the Auto-Negotiation is enabled in register 0.0.12 1 = Link Partner is Auto-Negotiation able 0 = Link Partner is not Auto-Negotiation able | Table 72: Auto-Negotiation Expansion Register - Fiber Page 1, Register 6 | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | | | |------|----------------------------------------------|--------|-------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 15:4 | Reserved | | <u>.</u> 0 | | These bits must be read and left unchanged when performing a write. | | | | 3 | Link<br>Partner Next<br>page Able | RO | 0x0 | 0x0 | In SGMII to Copper, SGMII to RGMII, GBIC and Legacy GBIC Modes this bit is always 0. In all the other modes register 6_1.3 is set when a base page is received and the received link control word has bit 15 set to 1. The bit is cleared when link goes down. 1 = Link Partner is Next Page able 0 = Link Partner is not Next Page able | | | | 2 | Local Next<br>Page Able | RO | Always<br>1 | Always<br>1 | 1 = Local Device is Next Page able | | | | 1 | Page Received | RO, LH | 0x0 | 0x0 | Register 6_1.1 is set when a valid page is received. 1 = A New Page has been received 0 = A New Page has not been received | | | | 0 | Link<br>Partner Auto-<br>Negotiation<br>Able | RO | 0x0 | 0x0 | This bit is set when there is sync status, the fiber receiver has received 3 non-zero matching valid configuration code groups and Auto-Negotiation is enabled in register 1.0.12 1 = Link Partner is Auto-Negotiation able 0 = Link Partner is not Auto-Negotiation able | | | Table 73: Next Page Transmit Register - Copper Page 0, Register 7 | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | |------|----------------------------------|------|-----------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | Next Page | R/W | 0x0 | 0x0 | A write to register 7_0 implicitly sets a variable in the Auto-Negotiation state machine indicating that the next page has been loaded. Transmit Code Word Bit 15 | | 14 | Reserved | | 10 | 3 | This bit must be read and left unchanged when performing a write. | | 13 | Message Page<br>Mode | R/W | 0x1 | 0x1 | Transmit Code Word Bit 13 | | 12 | Acknowledge2 | R/W | 0x0 | 0x0 | Transmit Code Word Bit 12 | | 11 | Toggle | RO | 0x0 | 0x0 | Transmit Code Word Bit 11. This bit is internally set to the opposite value each time a page is received | | 10:0 | Message/<br>Unformatted<br>Field | R/W | 0x001 | 0x001 | Transmit Code Word Bit 10:0 | Table 74: Next Page Transmit Register - Fiber Page 1, Register 7 | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | |------|----------------------------------|------|-----------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | Next Page | R/W | 0x0 | 0x0 | A write to register 7_1 implicitly sets a variable in the Auto-Negotiation state machine indicating that the next page has been loaded. Transmit Code Word Bit 15 | | 14 | Reserved | | | | This bit must be read and left unchanged when performing a write. | | 13 | Message Page<br>Mode | R/W | 0x1 | 0x1 | Transmit Code Word Bit 13 | | 12 | Acknowledge2 | R/W | 0x0 | 0x0 | Transmit Code Word Bit 12 | | 11 | Toggle | RO | 0x0 | 0x0 | Transmit Code Word Bit 11. This bit is internally set to the opposite value each time a page is received. | | 10:0 | Message/<br>Unformatted<br>Field | R/W | 0x001 | 0x001 | Transmit Code Word Bit 10:0 | Table 75: Link Partner Next Page Register - Copper Page 0, Register 8 | | 1 | | | | | | |------|----------------------------------|------|-----------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | | | 15 | Next Page | RO | 0x0 | 0x0 | The register is loaded only when a next page is received from the link partner. It is cleared each time the link goes down. Received Code Word Bit 15 | | | 14 | Acknowledge | RO | 0x0 | 0x0 | Received Code Word Bit 14 | | | 13 | Message Page | RO | 0x0 | 0x0 | Received Code Word Bit 13 | | | 12 | Acknowledge2 | RO | 0x0 | 0x0 | Received Code Word Bit 12 | | | 11 | Toggle | RO | 0x0 | 0x0 | Received Code Word Bit 11 | | | 10:0 | Message/<br>Unformatted<br>Field | RO | 0x000 | 0x000 | Received Code Word Bit 10:0 | | Table 76: Link Partner Next Page Register - Fiber Page 1, Register 8 | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | |------|----------------------------------|------|-----------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | Next Page | RO | 0x0 | 0x0 | The register is loaded only when a next page is received from the link partner. It is cleared each time the link goes down. Received Code Word Bit 15 | | 14 | Acknowledge | RO | 0x0 | 0x0 | Received Code Word Bit 14 | | 13 | Message Page | RO | 0x0 | 0x0 | Received Code Word Bit 13 | | 12 | Acknowledge2 | RO | 0x0 | 0x0 | Received Code Word Bit 12 | | 11 | Toggle | RO | 0x0 | 0x0 | Received Code Word Bit 11 | | 10:0 | Message/<br>Unformatted<br>Field | RO | 0x000 | 0x000 | Received Code Word Bit 10:0 | Table 77: 1000BASE-T Control Register Page 0, Register 9 | r age o, register 5 | | | | | | |---------------------|------------------------------------------------------|------|--------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | | 15:13 | Test Mode | R/W | 0x0 | Retain | After exiting the test mode, hardware reset or software reset (Register 0.15) should be issued to ensure normal operation. A restart of Auto-Negotiation will clear these bits. 000 = Normal Mode 001 = Test Mode 1 - Transmit Waveform Test 010 = Test Mode 2 - Transmit Jitter Test (MASTER mode) 011 = Test Mode 3 - Transmit Jitter Test (SLAVE mode) 100 = Test Mode 4 - Transmit Distortion Test 101, 110, 111 = Reserved The transmitting clock which is synchronous to the test data is sourcing from the RX_CLK pin for jitter testing in test modes 2 and 3. | | 12 | MASTER/<br>SLAVE<br>Manual Config-<br>uration Enable | R/W | See<br>Descr | Retain | A write to this register bit does not take effect until any of the following also occurs: Software reset is asserted (Register 0.15) Restart Auto-Negotiation is asserted (Register 0_0.9) Power down (Register 0.11) transitions from power down to normal operation Link goes down Upon hardware reset this bit defaults as follows: ANEG[3:0] Bit 9_0.12 xx1x 0 all other configurations 1 1 = Manual MASTER/SLAVE configuration 0 = Automatic MASTER/SLAVE configuration | | 11 | MASTER/<br>SLAVE<br>Configuration<br>Value | R/W | See<br>Descr | Retain | A write to this register bit does not take effect until any of the following also occurs: Software reset is asserted (Register 0.15) Restart Auto-Negotiation is asserted (Register 0_0.9) Power down (Register 0.11) transitions from power down to normal operation Link goes down Register 9_0.11 is ignored if Register 9_0.12 is equal to 0. Upon hardware reset this bit defaults as follows: ANEG[3:0] Bit 9_0.11 xxx1 0 all other configurations 1 1 = Manual configure as MASTER 0 = Manual configure as SLAVE | Doc. No. MV-S100649-00, Rev. F MARVELL CONFIDENTIAL Table 77: 1000BASE-T Control Register (Continued) Page 0, Register 9 | Page 0, Register 9 | | | | | | |--------------------|---------------------------|------|--------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | | 10 | Port Type | R/W | See<br>Descr | Retain | A write to this register bit does not take effect until any of the following also occurs: Software reset is asserted (Register 0.15) Restart Auto-Negotiation is asserted (Register 0_0.9) Power down (Register 0.11) transitions from power down to normal operation Link goes down Register 9_0.10 is ignored if Register 9_0.12 is equal to 1. Upon hardware reset this bit defaults as follows: ANEG[3:0] Bit 9_0.10 xxx1 0 all other configurations 1 1 = Prefer multi-port device (MASTER) 0 = Prefer single port device (SLAVE) | | 9 | 1000BASE-T<br>Full-Duplex | R/W | See<br>Descr | Retain | A write to this register bit does not take effect until any of the following also occurs: Software reset is asserted (Register 0.15) Restart Auto-Negotiation is asserted (Register 0.9) Power down (Register 0.11) transitions from power down to normal operation Link goes down Upon hardware reset this bit defaults as follows: ANEG[3:0] Bit 9_0.9 1xxx 1 all other configurations 0 1 = Advertise 0 = Not advertised | | 8 | 1000BASE-T<br>Half-Duplex | R/W | See<br>Descr | Retain | A write to this register bit does not take effect until any of the following also occurs: Software reset is asserted (Register 0.15) Restart Auto-Negotiation is asserted (Register 0_0.9) Power down (Register 0.11) transitions from power down to normal operation Link goes down Upon hardware reset this bit defaults as follows: ANEG[3:0] Bit 9_0.8 x1xx 1 all other configurations 0 1 = Advertise 0 = Not advertised | | 7:0 | Reserved | | 5 | | These bits must be read and left unchanged when performing a write. | Table 78: 1000BASE-T Status Register Page 0, Register 10 | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | |------|---------------------------------------------------------|--------|-----------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | MASTER/<br>SLAVE<br>Configuration<br>Fault | RO,LH | 0x0 | 0x0 | This register bit will clear on read and restart autoneg It is set to 0 when Auto-Negotiation is off 1 = MASTER/SLAVE configuration fault detected 0 = No MASTER/SLAVE configuration fault detected | | 14 | MASTER/<br>SLAVE<br>Configuration<br>Resolution | RO | 0x0 | 0x0 | 1 = Local PHY configuration resolved to MASTER<br>0 = Local PHY configuration resolved to SLAVE | | 13 | Local Receiver<br>Status | RO* | 0x0 | 0x0 | 1 = Local Receiver OK<br>0 = Local Receiver is Not OK | | 12 | Remote<br>Receiver<br>Status | RO | 0x0 | 0x0 | 1 = Remote Receiver OK<br>0 = Remote Receiver Not OK | | 11 | Link Partner<br>1000BASE-T<br>Full-Duplex<br>Capability | RO | 0x0 | 0x0 | 1 = Link Partner is capable of 1000BASE-T full-duplex<br>0 = Link Partner is not capable of 1000BASE-T full-<br>duplex | | 10 | Link Partner<br>1000BASE-T<br>Half-Duplex<br>Capability | RO | 0x0 | 0x0 | 1 = Link Partner is capable of 1000BASE-T half-duplex<br>0 = Link Partner is not capable of 1000BASE-T half-<br>duplex | | 9:8 | Reserved | | | | These bits must be read and left unchanged when performing a write. | | 7:0 | Idle Error Count | RO, SC | 0x00 | 0x00 | MSB of Idle Error Counter These register bits report the idle error count since the last time this register was read. The counter pegs at 11111111 and will not roll over. | Table 79: Reserved Registers Page Any, Register 11 | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | |------|----------|------|-----------|-----------|---------------------------------------------------------------------| | 15:0 | Reserved | | 20 | S.O. | These bits must be read and left unchanged when performing a write. | ## Table 80: Reserved Registers Page Any, Register 12 | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | |------|----------|------|-----------|-----------|---------------------------------------------------------------------| | 15:0 | Reserved | | | | These bits must be read and left unchanged when performing a write. | ## Table 81: Reserved Registers Page Any, Register 13 MARVELL CONFIDENTIAL | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | |------|----------|------|-----------|-----------|---------------------------------------------------------------------| | 15:0 | Reserved | | | | These bits must be read and left unchanged when performing a write. | ## Table 82: Reserved Registers Page Any, Register 14 | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | |------|----------|------|-----------|-----------|---------------------------------------------------------------------| | 15:0 | Reserved | | | | These bits must be read and left unchanged when performing a write. | Table 83: Extended Status Register Page Any, Register 15 | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | |------|---------------------------|------|--------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | 1000BASE-X<br>Full-Duplex | RO | See<br>Descr | See<br>Descr | This bit is set to 1 when mode is one of these: 0011, 0110, 0111, 1000 This bit is also set to 1 if auto fiber/copper mode is on when mode is one of these: 1001, 1011, 1101, 1111 Any other mode/auto-fiber-copper combination, this bit is set to 0 1 = 1000 BASE-X full-duplex capable 0 = not 1000 BASE-X full-duplex capable | | 14 | 1000BASE-X<br>Half-Duplex | RO | See<br>Descr | See<br>Descr | This bit is set to 1 when mode is one of these: 0011, 0110, 0111, 1000 This bit is also set to 1 if auto fiber/copper mode is on when mode is one of these: 1001, 1011, 1101, 1111 Any other mode/auto-fiber-copper combination, this bit is set to 0 1 = 1000 BASE-X full-duplex capable 0 = not 1000 BASE-X full-duplex capable | | 13 | 1000BASE-T<br>Full-Duplex | RO | See<br>Descr | See<br>Descr | This bit is set to 1 when mode is one of these: 0000, 0100, 1000, 1001, 1011, 1101, 1111 Any other mode, this bit is set to 0 1 = 1000 BASE-X full-duplex capable 0 = not 1000 BASE-X full-duplex capable | | 12 | 1000BASE-T<br>Half-Duplex | RO | See<br>Descr | See<br>Descr | This bit is set to 1 when mode is one of these: 0000, 0100, 1000, 1001, 1011, 1101, 1111 Any other mode, this bit is set to 0 1 = 1000 BASE-X full-duplex capable 0 = not 1000 BASE-X full-duplex capable | | 11:0 | Reserved | | | | These bits must be read and left unchanged when performing a write. | **PHY Specific Control Register** Table 84: Page Any, Register 16 | age / iii); itegleter it | | | | | | |--------------------------|----------------------------------|------|--------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | | 15:14 | Transmit FIFO<br>Depth | R/W | 0x0 | Retain | See "Synchronizing FIFO" on page 69 to determine when the transmit FIFO is enabled. 1000BASE-T 10/100BASE-T $00 = \pm 16$ Bits $00 = \pm 8$ Bits $01 = \pm 24$ Bits $01 = \pm 12$ Bits $10 = \pm 32$ Bits $10 = \pm 16$ Bits $11 = \pm 40$ Bits $11 = \pm 20$ Bits | | 13:12 | Receive FIFO<br>Depth | R/W | 0x0 | Retain | See "Synchronizing FIFO" on page 69 to determine when the transmit FIFO is enabled. 1000BASE-T 10/100BASE-T $00 = \pm 16 \text{ Bits}$ $00 = \pm 8 \text{ Bits}$ $01 = \pm 24 \text{ Bits}$ $01 = \pm 12 \text{ Bits}$ $10 = \pm 32 \text{ Bits}$ $10 = \pm 16 \text{ Bits}$ $11 = \pm 40 \text{ Bits}$ $11 = \pm 20 \text{ Bits}$ | | 11 | Assert CRS on<br>Transmit | R/W | 0x0 | Retain | This bit has no effect in full-duplex. 1 = Assert on transmit 0 = Never assert on transmit | | 10 | Force Link<br>Good | R/W | 0x0 | Retain | If link is forced to be good, the link state machine is bypassed and the link is always up. In 1000BASE-T mode this has no effect. 1 = Force link good 0 = Normal operation | | 9:8 | Energy Detect | R/W | See<br>Descr | Retain | Upon hardware reset this bit defaults as follows DIS_SLEEP Bits 16.9:8 0 11 1 00 0x = Off 10 = Sense only on Receive (Energy Detect) 11 = Sense and periodically transmit NLP (Energy Detect+TM) | | 7 | Enable<br>Extended Dis-<br>tance | R/W | 0x0 | Retain | When using cable exceeding 100m, the 10BASE-T receive threshold must be lowered in order to detect incoming signals. 1 = Lower 10BASE-T receive threshold 0 = Normal 10BASE-T receive threshold | Table 84: PHY Specific Control Register (Continued) Page Any, Register 16 | | r age Arry, register to | | | 1 | | |------|--------------------------------|------|--------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | | 6:5 | MDI Crossover<br>Mode | R/W | See<br>Descr | Update | Changes to these bits are disruptive to the normal operation; therefore, any changes to these registers must be followed by a software reset to take effect. Upon hardware reset this bit defaults as follows ENA_XC ANEG[3:0] Bits 16.6:5 1 1xxx 11 1 x1xx 11 0 xxxx 01(for multiple port device) 0 xxxx 00(for single port device) x 00xx 01(for multiple port device) x 00xx 00(for single port device) 0 = Manual MDI configuration 01 = Manual MDIX configuration 10 = Reserved 11 = Enable automatic crossover for all modes | | 4 | Disable<br>125CLK | R/W | See<br>Descr | Update | Changes to this bit are disruptive to the normal operation; therefore, any changes to these registers must be followed by a software reset to take effect. Upon hardware reset this bit defaults as follows DIS_125 Bit 16.4 0 0 1 1 1 = 125CLK low 0 = 125CLK toggle | | 3 | MAC<br>Interface Power<br>Down | R/W | 0x1 | Update | Changes to this bit are disruptive to the normal operation; therefore, any changes to these registers must be followed by a software reset to take effect. This bit determines whether MAC interface powers down when Register 0.11 is used to power down the device or when the PHY enters the energy detect state. In modes 0111 or 0011 RX_CLK will not toggle when in Power Down mode. 1 = Always power up 0 = Can power down | | 2 | SQE test | R/W | 0x0 | Retain | SQE Test is automatically disabled in full-duplex mode regardless of the state of Register 16.2. 1 = SQE test enabled 0 = SQE test disabled | | 1 | Polarity Reversal | R/W | 0x0 | Retain | If polarity is disabled, then the polarity is forced to be normal in 10BASE-T. 1 = Polarity Reversal Disabled 0 = Polarity Reversal Enabled | Doc. No. MV-S100649-00, Rev. F Table 84: PHY Specific Control Register (Continued) Page Any, Register 16 | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | |------|----------------|------|-----------|-----------|-----------------------------------------------------------| | 0 | Disable Jabber | R/W | 0x0 | Retain | Jabber has effect only in 10BASE-T half-duplex mode. | | | | | 6 | 50- | 1 = Disable jabber function<br>0 = Enable jabber function | Table 85: PHY Specific Status Register - Copper Page 0, Register 17 | | | | | I | | |-------|---------------------------------|--------|-----------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | | 15:14 | Speed | RO | 0x0 | Retain | These status bits are valid only after resolved bit 17_0.11 = 1. The resolved bit is set when Auto-Negotiation is completed or Auto-Negotiation is disabled. 11 = Reserved 10 = 1000 Mbps 01 = 100 Mbps 00 = 10 Mbps | | 13 | Duplex | RO | 0x0 | Retain | This status bit is valid only after resolved bit 17_0.11 = 1. The resolved bit is set when Auto-Negotiation is completed or Auto-Negotiation is disabled. 1 = Full-duplex 0 = Half-duplex | | 12 | Page Received | RO, LH | 0x0 | 0x0 | 1 = Page received<br>0 = Page not received | | 11 | Speed and<br>Duplex<br>Resolved | RO | 0x0 | 0x0 | When Auto-Negotiation is not enabled 17_0.11 = 1. 1 = Resolved 0 = Not resolved (If bit 27.11 is 1, then this bit will be 0.) | | 10 | Link (real time) | RO | 0x0 | 0x0 | 1 = Link up<br>0 = Link down | Table 85: PHY Specific Status Register - Copper (Continued) Page 0, Register 17 | rage u, Register 17 | | | | | | |---------------------|-------------------------------------|------|-----------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | | 9:7 | Cable Length<br>(1000 mode<br>only) | RO | 0x0 | 0x0 | Cable length measurement is only a rough estimate. Actual value depends on the attenuation of the cable, output levels of the remote transceiver, connector impedance, etc. 000 = < 50m 001 = 50 - 80m 010 = 80 - 110m 011 = 110 - 140m 100 = greater than 140m A new improved DSP based cable length estimation is also available as described in the application note: "VCTTM - Cable Status Extended Features Plus How to Use TDR Results For Gigabit PHYs." | | 6 | MDI Crossover<br>Status | RO | 0x0 | 0x0 | This status bit is valid only after resolved bit 17_0.11 = 1. The resolved bit is set when Auto-Negotiation is completed or Auto-Negotiation is disabled. This bit is 0 or 1 depending on what is written to 16.6:5 in manual configuration mode. Register 16.6:5 are updated with software reset. 1 = MDIX 0 = MDI | | 5 | Downshift Sta-<br>tus | RO | 0x0 | 0x0 | 1 = Downshift<br>0 = No Downshift | | 4 | Copper Energy<br>Detect Status | RO | 0x1 | 0x1 | 1 = Sleep<br>0 = Active | | 3 | Transmit Pause<br>Enabled | RO | 0x0 | 0x0 | This is a reflection of the MAC pause resolution. This bit is for information purposes and is not used by the device. This status bit is valid only after resolved bit 17_0.11 = 1. The resolved bit is set when Auto-Negotiation is completed or Auto-Negotiation is disabled. 1 = Transmit pause enabled 0 = Transmit pause disable | | 2 | Receive Pause<br>Enabled | RO | 0x0 | 0x0 | This is a reflection of the MAC pause resolution. This bit is for information purposes and is not used by the device. This status bit is valid only after resolved bit 17_0.11 = 1. The resolved bit is set when Auto-Negotiation is completed or Auto-Negotiation is disabled. 1 = Receive pause enabled 0 = Receive pause disabled | | 1 | Polarity (real time) | RO | 0x0 | 0x0 | 1 = Reversed<br>0 = Normal | Doc. No. MV-S100649-00, Rev. F Table 85: PHY Specific Status Register - Copper (Continued) Page 0, Register 17 | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | |------|--------------------|------|-----------|-----------|-----------------------------| | 0 | Jabber (real time) | RO | 0x0 | retain | 1 = Jabber<br>0 = No jabber | Table 86: PHY Specific Status Register - Fiber Page 1, Register 17 | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | |-------|----------------------------------|--------|-----------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:14 | Speed | RO | 0x0 | Retain | These status bits are valid only after resolved bit 17_1.11 = 1. The resolved bit is set when Auto-Negotiation is completed or Auto-Negotiation is disabled. 11 = Reserved 10 = 1000 Mbps 01 = 100 Mbps 00 = 10 Mbps | | 13 | Duplex | RO | 0x0 | Retain | This status bit is valid only after resolved bit 17_1.11 = 1. The resolved bit is set when Auto-Negotiation is completed or Auto-Negotiation is disabled. 1 = Full-duplex 0 = Half-duplex | | 12 | Page Received | RO, LH | 0x0 | 0x0 | 1 = Page received<br>0 = Page not received | | 11 | Speed and<br>Duplex<br>Resolved | RO | 0x0 | 0x0 | When Auto-Negotiation is not enabled or mode is 0001 or 0101 17_1.11 = 1. 1 = Resolved 0 = Not resolved If bit 27.11 is 1, then this bit will be 0. | | 10 | Link (real time) | RO | 0x0 | 0x0 | 1 = Link up<br>0 = Link down | | 9:5 | Reserved | | | | These bits must be read and left unchanged when performing a write. | | 4 | Fiber Energy<br>Detect<br>Status | RO | 0x1 | 0x1 | 1 = No energy detected<br>0 = Energy Detected | | 3 | Transmit Pause<br>Enabled | RO | 0x0 | 0x0 | This is a reflection of the MAC pause resolution. This bit is for information purposes and is not used by the device. This status bit is valid only after resolved bit 17_1.11 = 1. The resolved bit is set when Auto-Negotiation is completed or Auto-Negotiation is disabled. 1 = Transmit pause enabled 0 = Transmit pause disable | Table 86: PHY Specific Status Register - Fiber (Continued) Page 1, Register 17 | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | |------|--------------------------|------|-----------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | Receive Pause<br>Enabled | RO | 0x0 | 0x0 | This is a reflection of the MAC pause resolution. This bit is for information purposes and is not used by the device. This status bit is valid only after resolved bit 17_1.11 = 1. The resolved bit is set when Auto-Negotiation is completed or Auto-Negotiation is disabled. 1 = Receive pause enabled 0 = Receive pause disabled | | 1:0 | Reserved | | 0 | | These bits must be read and left unchanged when performing a write. | Table 87: Interrupt Enable Register<sup>1</sup> Page 0, Register 18 | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | |------|-----------------------------------------------------------|------|-----------|-----------|-----------------------------------------------| | 15 | Auto-Negotia-<br>tion Error Inter-<br>rupt Enable | R/W | 0 | Retain | 1 = Interrupt enable<br>0 = Interrupt disable | | 14 | Speed<br>Changed<br>Interrupt<br>Enable | R/W | 0x0 | Retain | 1 = Interrupt enable<br>0 = Interrupt disable | | 13 | Duplex<br>Changed<br>Interrupt<br>Enable | R/W | 0x0 | Retain | 1 = Interrupt enable<br>0 = Interrupt disable | | 12 | Page Received<br>Interrupt<br>Enable | R/W | 0x0 | Retain | 1 = Interrupt enable<br>0 = Interrupt disable | | 11 | Auto-Negotia-<br>tion<br>Completed<br>Interrupt<br>Enable | R/W | 0x0 | Retain | 1 = Interrupt enable<br>0 = Interrupt disable | | 10 | Link Status<br>Changed<br>Interrupt<br>Enable | R/W | 0x0 | Retain | 1 = Interrupt enable<br>0 = Interrupt disable | Table 87: Interrupt Enable Register<sup>1</sup> (Continued) Page 0, Register 18 | r age of Register 10 | | | | | | |----------------------|----------------------------------------------------------------|------|-----------|-----------|-------------------------------------------------------------------| | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | | 9 | Symbol Error<br>Interrupt<br>Enable | R/W | 0x0 | Retain | 1 = Interrupt enable<br>0 = Interrupt disable | | 8 | False Carrier<br>Interrupt<br>Enable | R/W | 0x0 | Retain | 1 = Interrupt enable<br>0 = Interrupt disable | | 7 | FIFO Over/<br>Underflow<br>Interrupt<br>Enable | R/W | 0x0 | Retain | 1 = Interrupt enable<br>0 = Interrupt disable | | 6 | MDI Crossover<br>Changed<br>Interrupt<br>Enable | R/W | 0x0 | Retain | 1 = Interrupt enable<br>0 = Interrupt disable | | 5 | Downshift Inter-<br>rupt Enable | R/W | 0x0 | Retain | 1 = Interrupt enable<br>0 = Interrupt disable | | 4 | Energy Detect<br>Interrupt<br>Enable | R/W | 0x0 | Retain | 1 = Interrupt enable<br>0 = Interrupt disable | | 3 | Reserved | | | | This bit must be read and left unchanged when performing a write. | | 2 | DTE power<br>detection sta-<br>tus changed<br>interrupt enable | R/W | 0x0 | Retain | 1 = Interrupt enable<br>0 = Interrupt disable | | 1 | Polarity<br>Changed<br>Interrupt<br>Enable | R/W | 0x0 | Retain | 1 = Interrupt enable<br>0 = Interrupt disable | | 0 | Jabber Interrupt<br>Enable | R/W | 0x0 | Retain | 1 = Interrupt enable<br>0 = Interrupt disable | <sup>1.</sup> Interrupts should only be enabled during normal operation (not in test modes, power down, etc.). Table 88: Interrupt Enable Register<sup>1</sup> - Fiber Page 1, Register 18 | 9,9 | | | | A W | | |------|-----------------------------------------------------------|------|-----------|-----------|---------------------------------------------------------------------------------------------------------------------------------------| | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | | 15 | Reserved | | | | This bit must be read and left unchanged when performing a write. | | 14 | Speed<br>Changed<br>Interrupt<br>Enable | R/W | 0x0 | Retain | 1 = Interrupt enable<br>0 = Interrupt disable | | 13 | Duplex<br>Changed<br>Interrupt<br>Enable | R/W | 0x0 | Retain | 1 = Interrupt enable<br>0 = Interrupt disable | | 12 | Page Received<br>Interrupt<br>Enable | R/W | 0x0 | Retain | 1 = Interrupt enable<br>0 = Interrupt disable | | 11 | Auto-Negotia-<br>tion<br>Completed<br>Interrupt<br>Enable | R/W | 0x0 | Retain | 1 = Interrupt enable<br>0 = Interrupt disable | | 10 | Link Status<br>Changed<br>Interrupt<br>Enable | R/W | 0x0 | Retain | 1 = Interrupt enable<br>0 = Interrupt disable | | 9 | Symbol Error<br>Interrupt<br>Enable | R/W | 0x0 | Retain | 1 = Interrupt enable<br>0 = Interrupt disable | | 8 | False Carrier<br>Interrupt<br>Enable | R/W | 0x0 | Retain | 1 = Interrupt enable<br>0 = Interrupt disable | | 7 | FIFO Over/<br>Underflow<br>Interrupt<br>Enable | R/W | 0x0 | Retain | 1 = Interrupt enable<br>0 = Interrupt disable | | 6:5 | Reserved | | | | These bits must be read and left unchanged when performing a write. | | 4 | Fiber Energy<br>Detect<br>Interrupt<br>Enable | R/W | 0x0 | Retain | This bit only has effect when auto-media detect is enabled or mode is 0000, 0110 or 1110. 1 = Interrupt enable 0 = Interrupt disable | Table 88: Interrupt Enable Register<sup>1</sup> - Fiber (Continued) Page 1, Register 18 | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | |------|----------|------|-----------|-----------|---------------------------------------------------------------------| | 3:0 | Reserved | | | | These bits must be read and left unchanged when performing a write. | <sup>1.</sup> Interrupts should only be enabled during normal operation (not in test modes, power down, etc.). Table 89: Interrupt Status Register Page 0, Register 19 | Bits | Field | Mode | нw | sw | Description | |------|-----------------------------------|--------|-----|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | Rst | Rst | 300011911011 | | 15 | Auto-Negotia-<br>tion Error | RO, LH | 0 | 0 | An error is said to occur if MASTER/SLAVE does not resolve, parallel detect fault, no common HCD, or link does not come up after negotiation is completed. 1 = Auto-Negotiation 0 = No Auto-Negotiation | | 14 | Speed<br>Changed | RO,LH | 0x0 | 0x0 | 1 = Speed changed<br>0 = Speed not changed | | 13 | Duplex<br>Changed | RO,LH | 0x0 | 0x0 | 1 = Duplex changed<br>0 = Duplex not changed | | 12 | Page Received | RO,LH | 0x0 | 0x0 | 1 = Page received<br>0 = Page not received | | 11 | Auto-<br>Negotiation<br>Completed | RO,LH | 0x0 | 0x0 | 1 = Auto-Negotiation completed 0 = Auto-Negotiation not completed | | 10 | Link Status<br>Changed | RO,LH | 0x0 | 0x0 | 1 = Link status changed<br>0 = Link status not changed | | 9 | Symbol Error | RO,LH | 0x0 | 0x0 | 1 = Symbol error<br>0 = No symbol error | | 8 | False Carrier | RO,LH | 0x0 | 0x0 | Does not apply for 1000Mbs. 1 = False carrier 0 = No false carrier | | 7 | FIFO Over/<br>Underflow | RO,LH | 0x0 | 0x0 | 1 = Over/Underflow Error<br>0 = No FIFO Error | | 6 | MDI<br>Crossover<br>Changed | RO,LH | 0x0 | 0x0 | 1 = Crossover changed<br>0 = Crossover not changed | | 5 | Downshift Inter-<br>rupt | RO,LH | 0x0 | 0x0 | 1 = Downshift detected<br>0 = No down shift | Table 89: Interrupt Status Register (Continued) Page 0, Register 19 | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | |------|---------------------------------------------------------|-------|-----------|-----------|---------------------------------------------------------------------------------------------| | 4 | Energy Detect<br>Changed | RO,LH | 0x0 | 0x0 | 1 = Energy Detect state changed<br>0 = No Energy Detect state change detected | | 3 | Reserved | | | | This bit must be read and left unchanged when performing a write. | | 2 | DTE power<br>detection sta-<br>tus changed<br>interrupt | RO,LH | 0x0 | 0x0 | 1 = DTE power detection status changed<br>0 = No DTE power detection status change detected | | 1 | Polarity<br>Changed | RO,LH | 0x0 | 0x0 | 1 = Polarity Changed<br>0 = Polarity not changed | | 0 | Jabber | RO,LH | 0x0 | 0x0 | 1 = Jabber<br>0 = No jabber | ## Table 90: Interrupt Status Register Page 1, Register 19 | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | |------|------------------------------------|-------|-----------|-----------|----------------------------------------------------------------------| | 15 | Reserved | | | | This bit must be read and left unchanged when performing a write. | | 14 | Speed<br>Changed | RO,LH | 0x0 | 0x0 | 1 = Speed changed<br>0 = Speed not changed | | 13 | Duplex<br>Changed | RO,LH | 0x0 | 0x0 | 1 = Duplex changed<br>0 = Duplex not changed | | 12 | Page Received | RO,LH | 0x0 | 0x0 | 1 = Page received<br>0 = Page not received | | 11 | Auto-Negotia-<br>tion<br>Completed | RO,LH | 0x0 | 0x0 | 1 = Auto-Negotiation completed<br>0 = Auto-Negotiation not completed | | 10 | Link Status<br>Changed | RO,LH | 0x0 | 0x0 | 1 = Link status changed<br>0 = Link status not changed | | 9 | Symbol Error | RO,LH | 0x0 | 0x0 | 1 = Symbol error<br>0 = No symbol error | | 8 | False Carrier | RO,LH | 0x0 | 0x0 | 1 = False carrier<br>0 = No false carrier | | 7 | FIFO Over/<br>Underflow | RO,LH | 0x0 | 0x0 | 1 = Over/Underflow Error<br>0 = No FIFO Error | Doc. No. MV-S100649-00, Rev. F Table 90: Interrupt Status Register Page 1, Register 19 | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | |------|-----------------------------------|------|-----------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6:5 | Reserved | | | | These bits must be read and left unchanged when performing a write. | | 4 | Fiber Energy<br>Detect<br>Changed | RO | 0x0 | 0x0 | Fiber Energy Detect changed has effect only when mode is 0000, 0110 or 1110. 1 = Fiber Energy Detect state changed 0 = No Fiber Energy Detect state change detected | | 3:0 | Reserved | | 7,71 | | These bits must be read and left unchanged when performing a write. | Table 91: Extended PHY Specific Control Register Page Any, Register 20 | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | |------|--------------------------------|------|-----------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | Block Carrier<br>Extension Bit | R/W | 0x0 | 0x0 | 1 = Enable Block Carrier Extension 0 = Disable Block Carrier Extension Refer to the White Paper "TRR Byte Stuffing and MACs" for details. In GMII mode, Register 20.15 is the register bit used to block carrier extension. | | 14 | Line Loopback | R/W | 0x0 | 0x0 | 1 = Enable Line Loopback<br>0 = Normal Operation | | 13 | Reserved | | | | This bit must be read and left unchanged when performing a write. | | 12 | Disable Link<br>Pulses | R/W | 0x0 | 0x0 | 1 = Disable Link Pulse<br>0 = Enable Link Pulse | | 11:9 | Downshift<br>counter | R/W | 0x6 | Update | Changes to these bits are disruptive to the normal operation; therefore, any changes to these registers must be followed by software reset to take effect. 1x, 2x,8x is the number of times the PHY attempts to establish Gigabit link before the PHY downshifts to the next highest speed. 000 = 1x | Table 91: Extended PHY Specific Control Register (Continued) Page Any, Register 20 | | r age Arry, Register 20 | | | , | | |------|---------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | | 8 | Downshift<br>Enable | R/W | 0x0 | Update | Changes to these bits are disruptive to the normal operation; therefore, any changes to these registers must be followed by software reset to take effect. This bit is set to 0 when mode is one of these: 0010, 0011, 0111, 1000, 1001, 1100 or 1101. 0 = Disable downshift. 1 = Enable downshift. | | 7 | RGMII Receive<br>Timing<br>Control | R/W | 0x0 | Update | Changes to this bit are disruptive to the normal operation; hence, any change to this register must be followed by software reset to take effect. 1 = Add delay to RX_CLK for RXD Outputs See"RGMII/RTBI Delay Timing for different RGMII/RTBI Modes" on page 218. | | 6:4 | Default MAC interface speed (Bits 5:4 also determine the speed of operation in GMII/RGMII to SGMII mode when SGMII Auto-Negotiation is disabled.) | R/W | 0x6 | Update | Changes to these bits are disruptive to the normal operation; therefore, any changes to these registers must be followed by software reset to take effect. MAC Interface Speed during Link down while Auto-Negotiation is enabled. Bit Speed TX_CLK speed TX_CLK speed | | 3 | Reserved | | | | This bit must be read and left unchanged when performing a write. | | 2 | DTE detect<br>enable | R/W | See<br>descr | Update | 1 = Enable DTE detection 0 = Disable DTE detection Upon hardware reset this bit defaults as follows: DIS_DTE Bit 20.2 0 1 1 0 | | 1 | RGMII Transmit<br>Timing<br>Control | R/W | 0x0 | Update | Changes to this bit are disruptive to the normal operation; hence, any change to this register must be followed by software reset to take effect. 1 = Add delay to GTX_CLK for TXD Outputs See"RGMII/RTBI Delay Timing for different RGMII/RTBI Modes" on page 218. | Doc. No. MV-S100649-00, Rev. F Table 91: Extended PHY Specific Control Register (Continued) Page Any, Register 20 | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | |------|--------------------------|------|-----------|-----------|---------------------------------------------------| | 0 | Transmitter Dis-<br>able | R/W | 0x0 | Retain | 1 = Transmitter Enable<br>0 = Transmitter Disable | Table 92: Receive Error Counter Register Page Any, Register 21 | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | |------|------------------------|--------|-----------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:0 | Receive Error<br>Count | RO, LH | 0x0000 | Retain | Counter will peg at 0xFFFF and will not roll over. Both False carrier and symbol errors are reported. The following modes of operation have the receive errors reported from Fiber media. 0011,0111,0110 and 1110. Copper media receive errors are reported in the remaining modes of operation. | Table 93: Extended Address Page Any, Register 22 | Bits | Field | Mode | HW | sw | Description | |------|-----------------------------------|------|------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5113 | 11010 | mode | Rst | Rst | Second Control of the | | 15:8 | Reserved | | | | These bits must be read and left unchanged when performing a write. | | 7:0 | Page select for registers 0 to 28 | R/W | 0x00 | Retain | Register bits 22.7:0 are used for fiber/copper register identity selection. 0x00 = Selects copper banks of registers 0, 1, 4, 5, 6, 7, 8, 17, 18, 19. 0x01 = Selects fiber banks of registers 0, 1, 4, 5, 6, 7, 8, 17, 18, 19. At the same time register 22.7:0 also selects the VCT <sup>TM</sup> pair for results to be read from register 28. 0x03 = MDI pair 3 0x02 = MDI pair 2 0x01 = MDI pair 1 0x00 = MDI pair 0 See Table 94 for details. Reg22[7:0] = 01 when Reg27[3:0] is either 0110, 1110, 0011 or 0111 and Reg22[7:0] = 00 when Reg27[3:0] is either 1001, 1101, 1011, 1111 and reg27[15] = 1. When modes is either 0000, 0010, 0100, 1000, 1010, or 1100 and Reg27[15] = 0 and Reg27[9] = 0 then Reg22[7:0] will be 0x00 or 0x01 depends on if the phy is resolved to fiber or copper. If Reg27[15] or Reg27[9] = 1, writing 0x01 to Reg22[7:0] for Fiber registers banks accesses. | MARVELL CONFIDENTIAL Table 94: Register 22[7:0] values for page 0 and 1 of Registers 0, 1, 4, 5, 6, 7, 8, 17, 19 | MODE[3:0] | DIS_FC<br>(reg27.15) | Default Bits<br>22.7:0<br>No Link | Default Bits<br>22.7:0<br>Link Up | Registers Bank<br>Accesses<br>Copper=page 0<br>Fiber=page1 | Disable/<br>Enable<br>Automatic<br>Medium<br>Register<br>Selection<br>(Reg27.9) | Updates<br>22.7:0 | |----------------------------------------------------------|----------------------|-----------------------------------|-----------------------------------|------------------------------------------------------------|---------------------------------------------------------------------------------|-------------------| | 0000 - SGMII with Clock with SGMII Auto-Neg to Copper | X | "00000000" | "0000000" | copper/SGMII | х | N/A | | 0100 - SGMII without Clock with SGMII Auto-Neg to Copper | х | "00000000" | "00000000" | copper/SGMII | х | N/A | | 1000 - GBIC | х | "00000000" | "0000000" | copper/fiber | х | N/A | | 1100 - 1000BASE-X without Auto-Neg to Copper | х | "00000000" | "0000000" | copper/fiber | х | N/A | | 1001 - RTBI to Copper | 1 | "00000000" | "0000000" | Copper Only | х | N/A | | 1101 - TBI to Copper | 1 | "00000000" | "00000000" | Copper Only | х | N/A | | 0110 - RGMII to SGMII | х | "00000000" | "00000000" | Fiber Only | х | N/A | | 1110 - GMII to SGMII | х | "00000000" | "0000000" | Fiber Only | х | N/A | | 0011 - RGMII to Fiber | х | "00000000" | "00000000" | Fiber Only | х | N/A | | 0111 - GMII to Fiber | х | "00000000" | "00000000" | Fiber Only | x | N/A | | 1011 - RGMII to Copper | 1 | "00000000" | "00000000" | Copper Only | х | N/A | | 1011 - RGMII with Auto-Selection(Resolved to Copper) | 0 | "00000000" | "00000000" | copper/fiber | 0 | Yes | | 1011 - RGMII with Auto-Selection(Resolved to Fiber) | 0 | "00000000" | "0000001" | copper/fiber | 1 | No | | 1111 - GMII to Copper | 1 | "00000000" | "00000000" | Copper Only | × | N/A | | 1111 - GMII with Auto-Selection(Resolved to Copper) | 0 | "00000000" | "00000000" | copper/fiber | 0 | Yes | | 1111 - GMII with Auto-Selection(Resolved to Fiber) | 0 | "00000000" | "0000001" | copper/fiber | 1 | No | When mode is 0x01, 0x11, or x110, only fiber registers can be accessed. A write to Register 22 bits[7:0] will not change the pointer to Copper register banks. Similarly, a read from Register 22 bits[7:0] = 0x00 has no indication that copper registers are accessible. When mode is 1x01 or 1x11 with DIS\_FC = 0, both copper or fiber registers are accessible. Register 22 bits[7:0] = 0x00 when the MAC is resolved to Copper and 0x01 when the MAC is resolved to fiber. Register 22 bits[7:0] can be programmed to select copper or fiber register banks. If Disable/Enable Automatic Medium Register Selection bit (Register27.9) = 0, it means that the Register 22 bits[7:0] pointer must be updated which media is to be used. Register 22 bits[7:0] can still be written to to change the pointer to access the other bank. Table 95: Global Status Register Page Any, Register 23 | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | |---------|------------------|------|-----------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | 23.15:1 | Reserved | | | | These bits must be read and left unchanged when performing a write. | | 23.0 | Port 0 Interrupt | RO | 0 | 0 | 1 = Interrupt on Port 0 = No Interrupt on Port Bit will stay high until active interrupts bits cleared on a read of register 19 of the corresponding port. | Table 96: LED Control Register Page Any, Register 24 | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | |-------|---------------------------|------|-----------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | Disable LED | R/W | 0x0 | Retain | 1 = Disable<br>0 = Enable | | 14:12 | Pulse stretch<br>duration | R/W | 0x4 | Retain | 000 = no pulse stretching<br>001 = 21 ms to 42ms<br>010 = 42 ms to 84ms<br>011 = 84 ms to 170ms<br>100 = 170 ms to 340ms<br>101 = 340 ms to 670ms<br>110 = 670 ms to 1.3s<br>111 = 1.3s to 2.7s | | 11 | Force<br>Interrupt | R/W | 0x0 | Retain | 1 = Force INTn pin to assert<br>0 = Normal operation | | 10:8 | Blink Rate | R/W | 0x1 | Retain | 000 = 42 ms<br>001 = 84 ms<br>010 = 170 ms<br>011 = 340 ms<br>100 = 670 ms<br>101 to 111 = Reserved | | 7 | LED Duplex<br>Control | R/W | 0x0 | Retain | See Bit 2 | | 6 | LED_TX Control (LSB) | R/W | 0x0 | Retain | bit 0,6 See section 2.22.2.3 for more details 00 = Transmit activity - solid on 01 = Transmit or receive activity - solid on 10 = Link and no activity - solid on. Transmit or receive activity - blink 11 = Transmit or receive activity - blink | Table 96: LED Control Register (Continued) Page Any, Register 24 | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | |------|-----------------------------|------|-----------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5:3 | LED_LINK<br>Control | R/W | 0x0 | Retain | 000 = Direct LED mode<br>011 = Master/Slave LED mode<br>001, 010, 100, 111, all other values = see datasheet<br>section Combined Link LED modes | | 2 | LED_<br>DUPLEX Con-<br>trol | R/W | 0x0 | Retain | Bit 7,2 - LED DUPLEX Behavior 00 Low = Full-Duplex, High = Half-Duplex, Blink = Collision 01 Low = Full-Duplex, High = Half-Duplex 10 Low = Fiber Link Up, High = Fiber Link Down 11 Reserved | | 1 | LED_RX<br>Control | R/W | 0x0 | Retain | See section 2.22.2.3 for more information. 1 = Receive activity/Link 0 = Receive activity | | 0 | LED_TX control (MSB) | R/W | 0x0 | Retain | See bit 6 | Table 97: Manual LED Override Register Page Any, Register 25 | | YU' V | | | | | |-------|-------------------------------------|------|-----------|-----------|---------------------------------------------------------------------------------------------------------------------------------------| | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | | 15:14 | SGMII Auto-<br>Negotiation<br>Timer | R/W | 0x0 | Retain | 00 = 1.6 to 2.0 ms<br>01 = 0.50 to 0.60 us<br>10 = 0.98 to 1.2 us<br>11 = 2.1 to 2.3 us | | 13:12 | Reserved | | | | These bits must be read and left unchanged when performing a write. | | 11:10 | LED_<br>DUPLEX | R/W | 0x0 | Retain | LED "Off" means LED pin output equals high. LED "On" means LED pin output equals low. 00 = Normal 01 = Blink 10 = LED Off 11 = LED On | | 9:8 | LED_<br>LINK10 | R/W | 0x0 | Retain | LED "Off" means LED pin output equals high. LED "On" means LED pin output equals low. 00 = Normal 01 = Blink 10 = LED Off 11 = LED On | Table 97: Manual LED Override Register (Continued) Page Any, Register 25 | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | |------|------------------|------|-----------|-----------|---------------------------------------------------------------------------------------------------------------------------------------| | 7:6 | LED_<br>LINK100 | R/W | 0x0 | Retain | LED "Off" means LED pin output equals high. LED "On" means LED pin output equals low. 00 = Normal 01 = Blink 10 = LED Off 11 = LED On | | 5:4 | LED_<br>LINK1000 | R/W | 0x0 | Retain | LED "Off" means LED pin output equals high. LED "On" means LED pin output equals low. 00 = Normal 01 = Blink 10 = LED Off 11 = LED On | | 3:2 | LED_RX | RW | 0x0 | Retain | LED "Off" means LED pin output equals high. LED "On" means LED pin output equals low. 00 = Normal 01 = Blink 10 = LED Off 11 = LED On | | 1:0 | LED_TX | R/W | 0x0 | Retain | LED "Off" means LED pin output equals high. LED "On" means LED pin output equals low. 00 = Normal 01 = Blink 10 = LED Off 11 = LED On | Table 98: Extended PHY Specific Control 2 Register Page Any, Register 26 | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | |------|------------------------------------------------|------|-----------|-----------|-------------------------------------------------------------------| | 15 | Reserved | | | | This bit must be read and left unchanged when performing a write. | | 14 | FCT PLL loop<br>Bandwidth con-<br>trol | R/W | 0x0 | Retain | 1 = PLL bandwidth 2.2 Mhz<br>0 = PLL bandwidth 1.1 Mhz | | 13 | FCT transmit-<br>ter pre-empha-<br>sis Control | R/W | 0x0 | Retain | 1 = High pre-emphasis mode<br>0 = Low pre-emphasis mode | | 12 | Reserved | R/W | 0x0 | Retain | Reserved | Table 98: Extended PHY Specific Control 2 Register (Continued) Page Any, Register 26 | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | |-------|----------------------------------------------------|------|--------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 11:10 | Autoselect pre-<br>ferred media | R/W | 0x0 | Retain | 00 = No Preference for Media<br>01 = Preferred Fiber Medium<br>10 = Preferred Copper Medium<br>11 = Reserved | | 9:8 | SERDES pat-<br>tern generation | R/W | 0x0 | Retain | When the fiber interface is enabled reg26[9:8] will control the pattern transmitted by the SERDES. Fixed square wave pattern can be generated so jitter can be measured. 0x = normal operation 10 = generate K28.7 symbols (alternating five 0s and five 1s) 11 = generate D21.5 symbols (alternating 0s and 1s) | | 7 | Enable External<br>Fiber<br>Signal Detect<br>Input | R/W | See<br>Descr | Update | Changes to this bit are disruptive to the normal operation; hence, any changes to these registers must be followed by a software reset to take effect. 1 = Use external hardware pins for signal detect 0 = Force signal detect to be good | | 6 | Fiber Input<br>Impedance | R/W | See<br>Descr | Update | Changes to this bit are disruptive to the normal operation; hence, any changes to these registers must be followed by software reset to take effect. Upon hardware reset this bit defaults as follows: 75/50 OHM bit 26.6 0 0 1 1 1 = 75 ohm 0 = 50 ohm | | 5 | Fiber Output<br>Impedance | R/W | See<br>Descr | Update | Changes to this bit are disruptive to the normal operation; hence, any changes to these registers must be followed by software reset to take effect. Upon hardware reset this bit defaults as follows: 75/50 OHM Bit 26.5 0 0 1 1 1 = 75 ohm 0 = 50 ohm | Table 98: Extended PHY Specific Control 2 Register (Continued) Page Any, Register 26 | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | |------|--------------------------------------------------------------------------------------------------------|------------|--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4 | Fiber Mode<br>Clock Enable | R/W | See<br>Descr | Update | Changes to this bit are disruptive to the normal operation; therefore, any changes to these registers must be followed by a software reset to take effect. Upon hardware reset this bit defaults as follows: HWCFG_MODE[3:0] Bit 26.4 0000 1 0110 1 1110 1 all other configurations 0 1 = power up TC± drivers to use as output clock 0 = power down TC± drivers and use TC± as differential signal detect pins To enable fiber mode clock by writing this bit to 0, chip needs to be in one of the following modes: 0010,0011,0111,0110,1110,xx00 | | 3 | Reserved | | | | This bit must be read and left unchanged when performing a write. | | 2:0 | Fiber Output Amplitude (100 ohm differential load) Fiber Output Amplitude (150 ohm differential load) | R/W<br>R/W | 010<br>010 | Retain<br>Retain | 0.50V - 1.20V = Differential voltage peak-to-peak measured with 100 ohm differential load. 000 = 0.50V, 001 = 0.60V, 010 = 0.70V, 011 = 0.80V, 100 = 0.90V, 101 = 1.00V, 110 = 1.10V, 111 = 1.20V 0.62V - 1.32V = Differential voltage peak-to-peak measured with 150 ohm differential load. 000 = 0.62V, 001 = 0.72V, 010 = 0.82V, 011 = 0.92V, 100 = 1.02V, 101 = 1.12V, 110 = 1.22V, 111 = 1.32V | Table 99: Extended PHY Specific Status Register Page Any, Register 27 | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | |------|-------------------------------------------|------|--------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | Fiber/Copper<br>Auto Selection<br>Disable | R/W | See<br>Descr | Update | Changes to this bit are disruptive to the normal operation; hence, any changes to these registers must be followed by software reset to take effect. Upon hardware reset this bit defaults as follows: DIS_FC Bit 27.15 0 0 1 1 = Disable fiber/copper auto-selection 0 = Enable fiber/copper auto-selection | Table 99: Extended PHY Specific Status Register (Continued) Page Any, Register 27 | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | | | |------|-----------------------------------------------------------------|------|--------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 14 | Reserved | | | | This bit must be read and left unchanged when performing a write. | | | | 13 | Fiber/Copper resolution | RO | 0x0 | Retain | Register 27.13 indicates the resolution of the Fiber/Copper Auto Detection. This bit is valid only when link is up. 1 = Fiber link 0 = Copper link | | | | 12 | Serial<br>Interface<br>Auto-<br>Negotiation<br>bypass enable | R/W | See<br>Descr | Update | Changes to this bit are disruptive to the normal operation; hence, any changes to these registers must be followed by software reset to take effect. The default value for Register 12 =1 for the following modes: 0111 = GMII to fiber 0011 = RGMII to fiber 1000 = GBIC mode | | | | 11 | Serial<br>Interface<br>Auto-<br>Negotiation<br>bypass<br>status | RO | 0x0 | Retain | 1 = Serial interface link came up because bypass mode timer timed out and fiber Auto-Negotiation was bypassed. 0 = Serial interface link came up because regular fiber Auto-Negotiation completed. For SGMII mode, if the bypass logic brings up the serial interface link, copper Auto-Negotiation will restart and advertise only gigabit speed. If this bit is 1, then bit 17_1.11 will be 0. | | | | 10 | Interrupt<br>Polarity | R/W | See<br>Descr | Update | Changes to this bit are disruptive to the normal operation; hence, any changes to these registers must be followed by software reset to take effect. Default takes the value of INT_POL. 1 = INT active low 0 = INT active high | | | | 9 | Disable/Enable<br>Automatic<br>Medium Regis-<br>ter Selection | R/W | 0x0 | Retain | <ul><li>1 = Disable automatic medium register selection</li><li>0 = Enable automatic medium register selection</li></ul> | | | | 8:5 | DTE detect sta-<br>tus drop hyster-<br>esis | R/W | 0x4 | Retain | 0000: report immediately 0001: report 5s after DTE power status drop 1111: report 75s after DTE power status drop | | | | 4 | DTE power sta-<br>tus | RO | 0x0 | Retain | 1 = Link partner needs DTE power<br>0 = Link partner does not need DTE power | | | Table 99: Extended PHY Specific Status Register (Continued) Page Any, Register 27 | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | |------|----------------|------|--------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3:0 | HWCFG_<br>MODE | R/W | See<br>Descr | Update | Changes to these bits are disruptive to the normal operation; hence, any changes to these registers must be followed by software reset to take effect. Upon hardware reset Register 27.3:0 defaults to the value in HWCFG_MODE[3:0]. 0000 = SGMII with Clock with SGMII Auto-Neg to copper 0100 = SGMII without Clock with SGMII Auto-Neg to copper 1000 = 1000BASE-X without Clock with 1000BASE-X Auto-Neg to copper (GBIC) 1100 = 1000BASE-X without Clock without 1000BASE-X Auto-Neg to copper 1001 = RTBI to Copper 1001 = RTBI to Copper 1010 = Reserved 0110 = RGMII to SGMII 1010 = RGMII to SGMII 1010 = RGMII to Fiber 1011 = RGMII to Fiber 1011 = RGMII to Fiber 1011 = RGMII to copper | Table 100: MDI[0] Virtual Cable Tester™ Status Register, Page 0 Page 0, Register 28 | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | |-------|------------------|------------|-----------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | Run VCT™<br>Test | R/W,<br>SC | 0x0 | Retain | 1 = Run VCT test<br>0 = VCT test completed | | 14:13 | Status | RO | 0x0 | Retain | MDI[0] ± VCT™ test result 00 = Valid test, normal cable (no short or open in cable) 01 = Valid test, short in cable (Impedance < 33 ohms) 10 = Valid test, open in cable (Impedance greater than 330 ohms) 11 = Test Fail | | 12:8 | Amplitude | RO | 0x00 | Retain | Amplitude of reflection on pair MDI[0]±.These amplitude bits range from 0x07 to 0x1F. 0x1F = Maximum positive amplitude (+1) 0x10 = Zero amplitude 0x00 = Maximum negative amplitude (-1) | Table 100: MDI[0] Virtual Cable Tester™ Status Register, Page 0 (Continued) Page 0, Register 28 | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | |------|----------|------|-----------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | Distance | RO | 0x00 | Retain | Approximate distance (± 1m) to the open/short location on Pair MDI[0]±, measured at nominal conditions (room temperature and typical VDDs). Please see the "VCT™ How to Use TDR Results" application note for distance to fault details. | Table 101: MDI[1] Virtual Cable Tester™ Status Register, Page 1 Page 1, Register 28 | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | |-------|------------------------|------|-----------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | Disable waiting period | R/W | 0x0 | Retain | 1=Start VCT without waiting to bring link down 0=Waitforlink down before starting VCT test | | 14:13 | Status | RO | 0x0 | Retain | MDI[1] ± VCT test result 00 = Valid test, normal cable (no short or open in cable) 01 = Valid test, short in cable (Impedance < 33 ohms) 10 = Valid test, open in cable (Impedence greater than 330 ohms) 11 = Test Fail | | 12:8 | Amplitude | RO | 0x00 | Retain | Amplitude of reflection on pair MDI[1]±.These amplitude bits range from 0x07 to 0x1F. 0x1F = Maximum positive amplitude (+1) 0x10 = Zero amplitude 0x00 = Maximum negative amplitude (-1) | | 7:0 | Distance | RO | 0x00 | Retain | Approximate distance (± 1m) to the open/short location on Pair MDI[1]±, measured at nominal conditions (room temperature and typical VDDs). Please see the "VCT How to Use TDR Results" application note for distance to fault details. | Table 102: MDI[2] Virtual Cable Tester™ Status Register, Page 2 Page 2, Register 28 | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | |------|----------|------|-----------|-----------|-------------------------------------------------------------------| | 15 | Reserved | | | | This bit must be read and left unchanged when performing a write. | 88E1111 Table 102: MDI[2] Virtual Cable Tester™ Status Register, Page 2 (Continued) Page 2, Register 28 | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | |-------|-----------|------|-----------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 14:13 | Status | RO | 0x0 | Retain | MD[[2] ± VCT <sup>TM</sup> test result 00 = Valid test, normal cable (no short or open in cable) 01 = Valid test, short in cable (Impedance < 33 ohms) 10 = Valid test, open in cable (Impedance greater than 330 ohms) 11 = Test Fail | | 12:8 | Amplitude | RO | 0x00 | Retain | Amplitude of reflection on pair MDI[2]±.These amplitude bits range from 0x07 to 0x1F. 0x1F = Maximum positive amplitude (+1) 0x10 = Zero amplitude 0x00 = Maximum negative amplitude (-1) | | 7:0 | Distance | RO | 0x00 | Retain | Approximate distance (± 1m) to the open/short location on Pair MDI[2]±, measured at nominal conditions (room temperature and typical VDDs). Please see the "VCT How to Use TDR Results" application note for distance to fault details. | Table 103: MDI[3] Virtual Cable Tester™ Status Register, Page 3 Page 3, Register 28 | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | |-------|-----------|------|-----------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | Reserved | | | | This bit must be read and left unchanged when performing a write. | | 14:13 | Status | RO | 0x0 | Retain | MDI[3] ± VCT test result 00 = Valid test, normal cable (no short or open in cable) 01 = Valid test, short in cable (Impedance < 33 ohms) 10 = Valid test, open in cable (Impedance greater than 330 ohms) 11 = Test Fail | | 12:8 | Amplitude | RO | 0x00 | Retain | Amplitude of reflection on pair MDI[3]±.These amplitude bits range from 0x07 to 0x1F. 0x1F = Maximum positive amplitude (+1) 0x10 = Zero amplitude 0x00 = Maximum negative amplitude (-1) | | 7:0 | Distance | RO | 0x00 | Retain | Approximate distance (± 1m) to the open/short location on Pair MDI[3]±, measured at nominal conditions (room temperature and typical VDDs). Please see the "VCT How to Use TDR Results" application note for distance to fault details. | MARVELL CONFIDENTIAL #### Note Page 0-3 reg28{14:0] are valid after the completion of VCT™ (Page 0, bit 28.15 is 0). Table 104: 1000 BASE-T Pair Skew Register, Page 4 Page 4, Register 28 | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | |-------|-----------------------|------|-----------|-----------|---------------------------------------------------------------------------------------------------------------------------| | 15:12 | Pair 7,8<br>(MDI[3]±) | RO | 0x0 | 0x0 | Skew=Bitvaluex8ns. Value is correct to within±8ns. | | 11:8 | Pair 4,5<br>(MDI[2]±) | RO | 0x0 | 0x0 | Skew = Bit value x 8ns. Value is correct to within ± 8ns. | | 7:4 | Pair 3,6<br>(MDI[1]±) | RO | 0x0 | 0x0 | Skew = Bit value x 8ns. Value is correct to within ± 8ns. | | 3:0 | Pair 1,2<br>(MDI[0]±) | RO | 0x0 | 0x0 | Skew = Bit value x 8ns. Value is correct to within ± 8ns. The contents of 28_4.15:0 are valid only if Register 28_5.6 = 1 | Table 105: 1000 BASE-T Pair Swap and Polarity, Page 5 Page 5, Register 28 88E1111 | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | |------|----------------------------------------|---------|-----------|-----------|---------------------------------------------------------------------------------------------------------------------------------| | 15:7 | Reserved | | | | These bits must be read and left unchanged when performing a write. | | 6 | Register 28_4<br>and 28_5 are<br>valid | RO | 0x0 | 0x0 | 1= Valid .<br>0 = Invalid | | 5 | C, D Crossover | RO<br>* | 0x0 | 0x0 | 1 = Channel C received on MDI[2]± Channel D received on MDI[3]± 0 = Channel D received on MDI[2]± Channel C received on MDI[3]± | | 4 | A, B Crossover | RO | 0x0 | 0x0 | 1 = Channel A received on MDI[0]± Channel B received on MDI[1]± 0 = Channel B received on MDI[0]± Channel A received on MDI[1]± | | 3 | Pair 7,8<br>(MDI[3]±)<br>Polarity | RO | 0x0 | 0x0 | 1 = Negative<br>0 = Positive | | 2 | Pair 4,5<br>(MDI[2]±)<br>Polarity | RO | 0x0 | 0x0 | 1 = Negative<br>0 = Positive | | 1 1 | Pair 3,6<br>(MDI[1]±)<br>Polarity | RO | 0x0 | 0x0 | 1 = Negative<br>0 = Positive | | 0 | Pair 1,2<br>(MDI[0]±)<br>Polarity | RO | 0x0 | 0x0 | 1 = Negative<br>0 = Positive<br>The contents of 28_5.15:0 are valid only if Register<br>28_5.6 = 1 | Table 106: Extended Address Page Any, Register 29 | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | |------|-------------|------|-----------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:5 | Reserved | | 6 | | These bits must be read and left unchanged when performing a write. | | 4:0 | Page select | R/W | 0x00 | Retain | 00000 = no register 30 page access or Page 0 of register 30 00011 = Select Page 3 of register 30 00111 = Select Page 7 of register 30 01100 = Select Page 12 of register 30 10000 = Select Page 16 of register 30 10010 = Select Page 18 or register 30 | Table 107: Calibration Override Page 3, Register 30 | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | |------|-------------------------|------------|--------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | Restart Calibration | R/W,<br>SC | 0x0 | Retain | Calibration will start once bit 15 is set to 1. 0 = Normal 1 = Restart | | 14 | Calibration<br>Complete | RO | 0x0 | Retain | Calibration is done once bit 14 becomes 1. 0 = Not done 1 = Done | | 13 | Reserved | | | | This bit must be read and left unchanged when performing a write. | | 12:8 | PMOS Value | R/W | See<br>Descr | Retain | 00000 = All fingers off 11111 = All fingers on Register reflects on the calibrated value after hardware reset. | | 7 | Reserved | | | | This bit must be read and left unchanged when performing a write. | | 6 | LATCH | R/W,<br>SC | 0x0 | Retain | 1 = latch in new value Once LATCH is set to 1 the new calibration value is written into the I/O pad. The automatic calibrated value is lost. | | 5 | PMOS/NMOS<br>Select | R/W | 0x0 | Retain | 1 = PMOS<br>0 = NMOS<br>If select set to 1 the PMOS value is written into when<br>LATCH is set to 1. If select set to 0 the NMOS value is<br>written into when LATCH is set to 0. | 7vu31zzfnua-e4681dge \* Marvell Semiconductor, Inc. \* UNDER NDA# 021303 # Table 107: Calibration Override (Continued) Page 3, Register 30 | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | |------|------------|------|--------------|-----------|----------------------------------------------------------------------------------------------------------------| | 4:0 | NMOS value | R/W | See<br>Descr | Retain | 00000 = All fingers off 11111 = All fingers on Register reflects on the calibrated value after hardware reset. | # Table 108: Force Gigabit Mode Page 7, Register 30 | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | |------|-----------------------|------|-----------|-----------|---------------------------------------------------------------------| | 15:4 | Reserved | 0 | | | These bits must be read and left unchanged when performing a write. | | 3 | Force Gigabit<br>Mode | R/W | 0 | Retain | | | 2:0 | Reserved | | | | These bits must be read and left unchanged when performing a write. | # Table 109: Transmitter Type Page 11, Register 30 | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | |------|---------------------|------|-----------|-----------|---------------------------------------------------------------------| | 15 | Transmitter<br>Type | R/W | 0 | Retain | 1 = Class A<br>0 = Class B | | 14:0 | Reserved | | | | These bits must be read and left unchanged when performing a write. | Table 110: CRC checker result Page 12, Register 30 | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | |------|-----------------|------|-----------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:8 | Frame count | RO | 0x00 | Retain | Frame count is stored in these bits. 00000000 = No frame counted 11111111 = Maximum number of frames counted The counter does not clear on a read command. To clear the CRC error counter, disable the crc_checker (Register 30_16.15 = 0). | | 7:0 | CRC error count | RO * | 0x00 | Retain | Error counter is stored in these bits. 00000000 = No frame counted 11111111 = Maximum number of frame counted The counter does not clear on a read command. To clear the CRC error counter, disable the crc_checker (Register 30_16.15 = 0). | Table 111: Test Enable Control Page 16, Register 30 | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | |------|---------------------------------|------|-----------|-----------|-----------------------------------------------------------------------------------------------------------------------------| | 15:2 | Reserved | | | | These bits must be read and left unchanged when performing a write. | | 1 | Enable Gigabit<br>Stub Loopback | R/W | 0x0 | Retain | 1 = Enable Gigabit Stub loopback<br>0 = Normal operation | | 0 | Enable CRC<br>checker | R/W | 0x0 | Retain | 1 = Enable CRC checker<br>0 = Disable CRC checker, clear frame counter and CRC<br>error counter (Register 30_1215:0=0x0000) | Table 112: Miscellaneous Control Page 18, Register 30 88E1111 | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | |-------|-----------------------------------------|------|-----------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:12 | Reserved | RW | 0x8 | Retain | These bits must be read and left unchanged when performing a write. | | 11:9 | Calibration<br>PMOS Target<br>Impedance | RW | 0x1 | Retain | 000 = 80 ohm 001 = 69 ohm<br>100 = 49 ohm 101 = 44 ohm<br>110 = 41 ohm 111 = 38 ohm | | 8:6 | Calibration<br>NMOS Target<br>Impedance | RW | 0x1 | Retain | 000 = 80 ohm 001 = 69 ohm<br>100 = 49 ohm 101 = 44 ohm<br>110 = 41 ohm 111 = 38 ohm | | 5:2 | Packet<br>Generator | RW | 0x00 | Retain | Bit 5: 1 = Packet generation enable, 0 = Disable Bit 4: 0 = Random, 1 = 0x5a (packet pattern select) Bit 3: 0 = 64 byte, 1 = 1518 byte (packet length select) Bit 2: 1 = Generate error packet, 0 = No error | | 1 | Reserved | RW | 0x00 | Retain | These bits must be read and left unchanged when performing a write. | | 0 | Turn off NEXT<br>Canceller | RW | 0x0 | Retain | 0 = Enable NEXT<br>1 = Disable NEXT | Table 113: Reserved Registers Page Any, Register 31 | | Bits | Field | Mode | HW<br>Rst | SW<br>Rst | Description | |---|------|----------|------|-----------|-----------|---------------------------------------------------------------------| | • | 15:0 | Reserved | | | | These bits must be read and left unchanged when performing a write. | # Section 4. Electrical Specifications ## 4.1 Absolute Maximum Ratings Stresses above those listed in Absolute Maximum Ratings may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to absolute maximum ratings for extended periods may affect device reliability. | Symbol | Parameter | Min | Тур | Max | Units | |----------------------|--------------------------------------------------|------|-----|-------------------|-------| | A <sub>VDD</sub> | Power Supply Voltage on VDDA with respect to VSS | -0.5 | | 2.75 | V | | D <sub>VDD</sub> | Power Supply Voltage on DVDD with respect to VSS | -0.5 | | 1.32 | V | | $V_{DDO}$ | Power Supply Voltage on VDDO with respect to VSS | -0.5 | | 2.75 | V | | V <sub>PIN</sub> | Voltage applied to any input pin | -0.5 | | 3.6 | V | | T <sub>STORAGE</sub> | Storage temperature | -55 | | +125 <sup>1</sup> | °C | <sup>1. 125 °</sup>C is only used as bake temperature for not more than 24 hours. Long term storage (e.g weeks or longer) should be kept at 85 °C or lower. ## **Recommended Operating Conditions** | Symbol | Parameter | Condition | Min | Тур | Max | Units | |------------------|------------------------------|---------------------------------------|------|---------------------------|------------------|-------| | A <sub>VDD</sub> | AVDD supply <sup>1</sup> | For AVDD | 2.37 | 2.5 | 2.63 | V | | $D_{VDD}$ | DVDD supply | For DVDD | 0.95 | | 1.32 | V | | $V_{DDO}$ | VDDO supply | For VDDO, VDDOH,<br>VDDOX | 2.37 | 2.5 | 2.63 | V | | RSET | Internal bias reference | Resistor connected to V <sub>SS</sub> | | 5000 ±<br>1%<br>Tolerance | | Ω | | T <sub>A</sub> | Ambient operating | Commercial Parts | 0 | | 70 <sup>2</sup> | °C | | | temperature | Industrial Parts <sup>3</sup> | -40 | | 85 | °C | | T <sub>J</sub> | Maximum junction temperature | | | | 125 <sup>2</sup> | °C | <sup>1.</sup> Although VDDOH, VDDOX, and VDDO can operate over a wide range, only the voltage ranges specified are tested and guar- The important parameter is maximum junction temperature. As long as the maximum junction temperature is not exceeded, the device can be operated at any ambient temperature. Refer to White Paper on "TJ Thermal Calculations" for more information. Industrial part numbers have an "I" following the commercial part numbers. See Section 6.1 "Ordering Part Numbers and Pack- age Markings" on page 249. # 4.3 Package Thermal Information ## 4.3.1 Thermal Conditions for 117-Pin TFBGA Package | Symbol | Parameter | Condition | Min | Тур | Max | Units | |------------------|----------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|-----|-------|-----|-------| | $\theta_{JA}$ | Thermal resistance - junction to | JEDEC 3 in. x 4.5 in. 4-layer<br>PCB with no air flow | | 38.30 | | °C/W | | | ambient of the 88E1111<br>device 117-Pin TFBGA pack-<br>age | JEDEC 3 in. x 4.5 in. 4-layer<br>PCB with 1 meter/sec air flow | | 33.90 | | °C/W | | | $\theta_{JA} = (T_J - T_A)/P$ | JEDEC 3 in. x 4.5 in. 4-layer<br>PCB with 2 meter/sec air flow | | 32.00 | | °C/W | | | P = Total Power Dissipation | JEDEC 3 in. x 4.5 in. 4-layer PCB with 3 meter/sec air flow | | 30.90 | | °C/W | | ΨͿΤ | Thermal characteristic parameter - junction to top center of the 88E1111 device 117-Pin TFBGA package | JEDEC 3 in. x 4.5 in. 4-layer<br>PCB with no air flow | | 0.27 | | °C/W | | | $\psi_{JT} = (T_J - T_c)/P.$ P = Total Power Dissipation | | | | | 0 | | θJC | Thermal resistance <sup>1</sup> - junction to case of the 88E1111 device 117-Pin TFBGA package | JEDEC with no air flow | | 10.10 | 797 | °C/W | | | $\theta_{JC} = (T_J - T_C)/P_{Top}$ $P_{Top} = Power Dissipation$ from the top of the package | | | .,0 | FO | | | $\theta_{ m JB}$ | Thermal resistance <sup>1</sup> - junction to board of the 88E1111 device 117-Pin TFBGA package | JEDEC with no air flow | | 31.10 | | °C/W | | | $\theta_{JB} = (T_J - T_B)/P_{bottom}$ $P_{bottom} = power dissipation$ from the bottom of the package to the PCB surface. | * 110 | | | | | <sup>1.</sup> Refer to white paper on TJ Thermal Calculations for more information. ## 4.3.2 Thermal Conditions for 96-Pin BCC Package | Symbol | Parameter | Condition | Min | Тур | Max | Units | |---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|-----|-------|-----|-------| | $\theta_{JA}$ | Thermal resistance - junction to | JEDEC 3 in. x 4.5 in. 4-layer<br>PCB with no air flow | | 25.00 | | °C/W | | | ambient of the 88E1111<br>device 96-Pin BCC package | JEDEC 3 in. x 4.5 in. 4-layer PCB with 1 meter/sec air flow | | 23.60 | | °C/W | | | $\theta_{JA} = (T_J - T_A)/P$ P = Total Power Dissipation | JEDEC 3 in. x 4.5 in. 4-layer PCB with 2 meter/sec air flow | | 20.90 | | °C/W | | ΨЈТ | Thermal characteristic parameter <sup>1</sup> - junction to top center of the 88E1111 device 96-Pin BCC package $\psi_{JT} = (T_J - T_c)/P.$ P = Total Power Dissipation | JEDEC 3 in. x 4.5 in. 4-layer<br>PCB with no air flow | | 1.3 | | °C/W | | θJC | Thermal resistance $^1$ - junction to case of the 88E1111 device 96-Pin BCC package $\theta_{JC} = (T_J - T_C)/P_{Top} P_{Top} = Power Dissipation from the top of the package$ | JEDEC with no air flow | | 20.50 | 20 | °¢/W | | θЈВ | Thermal resistance <sup>1</sup> - junction to board of the 88E1111 device 96-Pin BCC package<br>θ <sub>JB</sub> = (T <sub>J</sub> - T <sub>B</sub> )/ P <sub>bottom</sub> | JEDEC with no air flow | | 9.60 | | °C/W | | MAK | P <sub>bottom</sub> = power dissipation from the bottom of the package to the PCB surface. | | | S | | | <sup>1.</sup> Refer to white paper on TJ Thermal Calculations for more information. ## 4.3.3 Thermal Conditions for 128-Pin PQFP Package | | T | | | | 1 | | |-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|-----|-------|-----|-------| | Symbol | Parameter | Condition | Min | Тур | Max | Units | | $\theta_{JA}$ | Thermal resistance - junction to ambient of the | JEDEC 3 in. x 4.5 in. 4-layer<br>PCB with no air flow | | 34.50 | | °C/W | | | 88E1111 device 128-Pin<br>PQFP package | JEDEC 3 in. x 4.5 in. 4-layer PCB with 1 meter/sec air flow | | 31.50 | | °C/W | | | $\theta_{JA} = (T_J - T_A)/P$ P = Total Power Dissipation | JEDEC 3 in. x 4.5 in. 4-layer PCB with 2 meter/sec air flow | | 30.20 | | °C/W | | | 405 | JEDEC 3 in. x 4.5 in. 4-layer<br>PCB with 3 meter/sec air flow | | 29.50 | | °C/W | | ΨЈΤ | Thermal characteristic parameter $^1$ - junction to top center of the device 128-Pin PQFP package $\psi_{JT} = (T_J - T_c)/P.$ P = Total Power Dissipation | JEDEC 3 in. x 4.5 in. 4-layer<br>PCB with no air flow | | 3.22 | | °C/W | | θ <sub>JC</sub> | Thermal resistance <sup>1</sup> - junction to case of the 88E1111 device 128-Pin PQFP package $\theta_{JC} = (T_J - T_C)/P_{Top}$ $P_{Top} = Power Dissipation from the top of the package$ | JEDEC with no air flow | | 17.40 | O P | °C/W | | θЈВ | Thermal resistance <sup>1</sup> - junction to board of the 88E1111 device 128-Pin PQFP package $\theta_{JB} = (T_J - T_B)/P_{bottom} \\ P_{bottom} = power dissipation from the bottom of the package to the PCB surface.$ | JEDEC with no air flow | | 26.60 | | °C/W | <sup>1.</sup> Refer to white paper on TJ Thermal Calculations for more information. ## 4.4 DC Electrical Characteristics 88E1111 ## 4.4.1 Current Consumption AVDDH, AVDDL (Over full range of values listed in the Recommended Operating Conditions unless otherwise specified) | Symbol | Parameter | Pins | Condition | Min | Typ <sup>1</sup> | Max | Units | |-------------------|---------------------------|--------------------------------------------|--------------------------------------------------|-----|------------------|-----|-------| | I <sub>AVDD</sub> | 2.5V Power to analog core | AV <sub>DDH</sub> ,<br>AV <sub>DDL</sub> | GMII/RGMII/TBI/RTBI over 1000BASE-T with traffic | | 160 | | mA | | | | | SERDES/SGMII over<br>1000BASE-T with traffic | | 170 | | mA | | | | | GMII/RGMII over<br>1000BASE-X with traffic | | 9 | | mA | | | | * 11/2 | RGMII/MII over 100BASE-<br>TX with traffic | | 70 | | mA | | | × | 169 16 16 16 16 16 16 16 16 16 16 16 16 16 | RGMII/MII over 10BASE-T with traffic | | 52 | | mA | | | 1697 | | COMA | | 0 | | mA | | | | | Sleep (Energy Detect and Energy Detect+™) | | 17 | | mA | | | \oldows\) | | Power Down | | 13 | | mA | <sup>1.</sup> The values listed are typical values with six LEDs per port and Auto-Negotiation on. ### 4.4.2 Current Consumption VDDO, VDDOX, VDDOH (Over full range of values listed in the Recommended Operating Conditions unless otherwise specified) | Symbol | Parameter | Pins | Condition | Min | Typ <sup>1</sup> | Max | Units | |-------------------|-----------------------|--------------------------------|-----------------------------------------------------|-----|------------------|-----|-------| | I <sub>VDDO</sub> | 2.5V Power to outputs | $V_{DDO,}V_{DDOX,}$ $V_{DDOH}$ | GMII/RGMII/TBI/RTBI over<br>1000BASE-T with traffic | | 37 | 3 | mA | | | | | SERDES/SGMII over<br>1000BASE-T with traffic | | 15 | | mA | | | | | GMII/RGMII over<br>1000BASE-X with traffic | W. | 39 | | mA | | | | | RGMII/MII over 100BASE-<br>TX with traffic | 7 | 10 | | mA | | | | | RGMII/MII over 10BASE-T with traffic | | 8 | | mA | | | | | COMA | | 0 | | mA | | | | | Sleep (Energy Detect and<br>Energy Detect+™) | | 19 | | mA | | | | | Power Down | | 9 | | mA | <sup>1.</sup> The values listed are typical values with six LEDs per port and Auto-Negotiation on. Doc. No. MV-S100649-00, Rev. F ### 4.4.3 Current Consumption Center\_Tap (Over full range of values listed in the Recommended Operating Conditions unless otherwise specified) | Symbol | Parameter | Pins | Condition | Min | Typ <sup>1</sup> | Max | Units | |----------------------------|--------------------------|-------------------------------------------|-------------------------------------------------------------------------------|-----|------------------|-----|-------| | I <sub>CENTER</sub><br>TAP | 2.5V Power to center tap | External Mag-<br>netics Center<br>Tap Pin | GMII/RGMII/TBI/RTBI over<br>1000BASE-T with traffic<br>(CLASS B Drivers used) | | 92.5 | | mA | | | | C | GMII/RGMII/TBI/RTBI over<br>1000BASE-T with traffic<br>(CLASS A Drivers used) | | 184 | | mA | | | | 70,2 | SERDES/SGMII over<br>1000BASE-T with traffic | | 95 | | mA | | | | No. | RGMII/MII over 100BASE-<br>TX with traffic | | 26 | | mA | | | * | * | RGMII/MII over 10BASE-T with traffic | | 75 | | mA | | | 20/ | | COMA | | 0 | | mA | | | 8/10 | | Sleep (Energy Detect and Energy Detect+™) | | 0 | | mA | | | Po 71 | | Power Down | | 0 | | mA | <sup>1.</sup> The values listed are typical values with six LEDs per port and Auto-Negotiation on. ### 4.4.4 Current Consumption DVDD (Over full range of values listed in the Recommended Operating Conditions unless otherwise specified) | Symbol | Parameter | Pins | Condition | Min | Typ <sup>1</sup> | Max | Units | |-------------------|----------------------------|------------------|-----------------------------------------------------|-----|------------------|-----|-------| | I <sub>DVDD</sub> | 1.0V Power to digital core | DV <sub>DD</sub> | GMII/RGMII/TBI/RTBI over<br>1000BASE-T with traffic | | 250 | 7 | mA | | | | | SERDES/SGMII over<br>1000BASE-T with traffic | | 253 | | mA | | | | | GMII/RGMII over<br>1000BASE-X with traffic | | 19 | | mA | | | | | RGMII/MII over 100BASE-<br>TX with traffic | | 29 | | mA | | | | | RGMII/MII over 10BASE-T with traffic | | 9 | | mA | | | | | COMA | | 8 | | mA | | | | | Sleep (Energy Detect and Energy Detect+™) | | 8 | | mA | | | | | Power Down | | 9 | | mA | <sup>1.</sup> The values listed are typical values with six LEDs per port and Auto-Negotiation on. # 4.5 DC Operating Conditions 88E1111 ### 4.5.1 Digital Pins #### 4.5.1.1 VDDOH (Over full range of values listed in the Recommended Operating Conditions unless otherwise specified) | Symbol | Parameter | Pins <sup>1</sup> | Condition | Min | Тур | Max | Units | |---------------|------------------------------------------|-----------------------------------------------|--------------|-----------------|-----|------|-------| | VIH_<br>VDDOH | Input high<br>voltage<br>VDDOH | All digital inputs on VDDOH | VDDOH = 2.5V | 2.0 | | 3.47 | V | | VIL_<br>VDDOH | Input low<br>voltage<br>VDDOH | All digital inputs on VDDOH | VDDOH = 2.5V | -0.3 | | 0.8 | V | | VOH_<br>VDDOH | High level<br>output<br>voltage<br>VDDOH | All digital outputs on VDDOH | IOH = -4 mA | VDDOH<br>- 0.2V | | | V | | VOL_<br>VDDOH | Low level output<br>voltage<br>VDDOH | All digital outputs<br>on VDDOH<br>except LED | IOL = 4 mA | | | 0.2 | VO S | | VOL_LED | Low level out-<br>put<br>voltage LED | All digital LED outputs | IOL = 8 mA | | | 0.2 | V | <sup>1.</sup> VDDOH supplies CONFIG[4:0], GCONFIG0, GCONFIG1, SEL\_FREQ, XTAL1, XTAL2, LED\_LINK10, LED\_LINK100, LED\_LINK1000, LED\_DUPLEX, LED\_RX, LED\_TX. Although VDDOH requires 2.5V, these digital input pins are 3.3V tolerant. #### 4.5.1.2 VDDOX MARVELL CONFIDENTIAL (Over full range of values listed in the Recommended Operating Conditions unless otherwise specified) | Symbol | Parameter | Pins <sup>1</sup> | Condition | Min | Тур | Max | Units | | |---------------|--------------------|------------------------------|-----------------------------|-----------------|-----|-----------------|-------|--| | VIH_<br>VDDOX | Input high voltage | All digital inputs on VDDOX | VDDOX = 2.5V | 2.0 | | 3.47 | V | | | | VDDOX | 50 | VDDOX = 1.5V | 1.05 | | VDDOX<br>+ 0.6V | V | | | VIL_ | Input low | All digital inputs | VDDOX = 2.5V | -0.3 | | 0.8 | V | | | VDDOX | voltage<br>VDDOX | on VDDOX | VDDOX = 1.5V | -0.3 | | 0.45 | V | | | VOH_<br>VDDOX | High level output | All digital outputs on VDDOX | IOH = -4 mA<br>VDDOX = 2.5V | VDDOX<br>- 0.2V | | | V | | | | voltage<br>VDDOX | | IOH = -2 mA<br>VDDOX = 1.5V | VDDOX<br>- 0.2V | | | V | | | VOL_<br>VDDOX | Low level out- | All digital outputs on VDDOX | IOL = 4 mA<br>VDDOX = 2.5V | | | 0.4 | V | | | | voltage<br>VDDOX | | IOL = 2 mA<br>VDDOX = 1.5V | | | 0.2 | V | | <sup>1.</sup> VDDOX supplies RESET, COMA, MDC, MDIO, CLK125, INT, TDI, TMS, TCK, TRSTn, TDO. Although VDDOX requires 2.5V, these digital input pins are 3.3V tolerant. 88E1111 #### 4.5.1.3 VDDO (Over full range of values listed in the Recommended Operating Conditions unless otherwise specified) | Symbol | Parameter | Pins <sup>1</sup> | Condition | Min | Тур | Max | Units | |--------------|-----------------------------------------|----------------------------------------------|-------------|------------------|-----|------|---------------------------------------| | VIH_<br>VDDO | Input high<br>voltage<br>VDDO | All digital inputs on VDDO | VDDO = 2.5V | 1.7 <sup>2</sup> | | 3.47 | V | | VIL_<br>VDDO | Input low<br>voltage<br>VDDO | All digital inputs on VDDO | VDDO = 2.5V | -0.3 | | 0.8 | V | | VOH_<br>VDDO | High level<br>output<br>voltage<br>VDDO | All digital outputs on VDDO | IOH = -4 mA | VDDO<br>- 0.2V | | | V | | VOL_<br>VDDO | Low level output voltage VDDO | All digital outputs<br>on VDDO except<br>LED | IOL = 4 mA | | | 0.2 | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | | VOL_LED | Low level out-<br>put<br>voltage LED | All digital LED outputs | IOL = 8 mA | | | 0.2 | V | <sup>1.</sup> VDDO supplies GTX\_CLK, TX\_CLK, TX\_EN, TX\_ER, TXD[7:0], RX\_CLK, RX\_DV, RX\_ER, RXD[7:0], CRS, and COL. The input pins that are listed are 3.3V tolerant. #### 4.5.1.4 MISC MARVELL CONFIDENTIAL (Over full range of values listed in the Recommended Operating Conditions unless otherwise specified) | Symbol | Parameter | Pins | Condition | Min | Тур | Max | Units | |--------|-----------------------|--------------------------------|-----------|-----|-----|-----------|-------| | IILK | Input leakage current | With internal pull-up resistor | | * | | 10<br>-50 | uA | | | | All others without resistor | | | | 10 | uA | | CIN | Input capacitance | All pins | 29/ | 0 | | 5 | pF | <sup>2.</sup> The VIH values in this DC table are not to be confused with the VIH values in the AC table. See IEEE Clause 35 GMII interface description for details. # 4.5.2 Internal Resistor Description | 117-Pin<br>TFBGA<br>Pin # | 96-Pin<br>BCC<br>Pin # | 128-Pin<br>PQFP<br>Pin # | Pin Name | Resistor | |---------------------------|------------------------|--------------------------|----------|---------------------------| | L7 | 44 | 67 | TDI | 150 kohm Internal pull-up | | L8 | 46 | 69 | TMS | 150 kohm Internal pull-up | | L9 | 49 | 70 | TCK | 150 kohm Internal pull-up | | M9 | 47 | 68 | TRSTn | 150 kohm Internal pull-up | | H8 | 56 | 77 | SEL_FREQ | Internal pull-up | | | | 701 | Others | none | ## 4.6 IEEE DC Transceiver Parameters IEEE tests are typically based on template and cannot simply be specified by a number. For an exact description of the template and the test conditions, refer to the IEEE specifications. -- 10BASE-T IEEE 802.3 Clause 14 88E1111 -- 100BASE-TX ANSI X3.263-1995 (Over full range of values listed in the Recommended Operating Conditions unless otherwise specified) | Symbol | Parameter | Pins | Condition | Min | Тур | Max | Units | |--------------------|----------------------------------------|----------|-------------------------|------------------|------------------|-------|---------------------| | V <sub>ODIFF</sub> | Absolute peak differential | MDI[1:0] | 10BASE-T no cable | 2.2 | 2.5 | 2.8 | V | | | output voltage | MDI[1:0] | 10BASE-T cable model | 585 <sup>1</sup> | | | mV | | | | MDI[1:0] | 100BASE-TX mode | 0.950 | 1 | 1.050 | V | | | | MDI[3:0] | 1000BASE-T <sup>2</sup> | 0.67 | 0.75 | 0.82 | V | | | Overshoot <sup>2</sup> | MDI[1:0] | 100BASE-TX mode | 0 | | 5% | V | | | Amplitude Symmetry (positive/negative) | MDI[1:0] | 100BASE-TX mode | 0.98x | | 1.02x | V+/V- | | V <sub>IDIFF</sub> | Peak Differential Input Voltage | MDI[1:0] | 10BASE-T mode | 585 <sup>3</sup> | | 6 | mV | | | Signal Detect<br>Assertion | MDI[1:0] | 100BASE-TX mode | 1000 | 460 <sup>4</sup> | | mV<br>peak-<br>peak | | MA | Signal Detect<br>De-assertion | MDI[1:0] | 100BASE-TX mode | 200 | 360 <sup>5</sup> | 5 | mV<br>peak-<br>peak | - 1. IEEE 802.3 Clause 14, Figure 14.9 shows the template for the "far end" wave form. This template allows as little as 495 mV peak differential voltage at the far end receiver. - 2. IEEE 802.3ab Figure 40 -19 points A&B. - 3. The input test is actually a template test; IEEE 802.3 Clause 14, Figure 14.17 shows the template for the receive wave form. - 4. The ANSI TP-PMD specification requires that any received signal with peak-to-peak differential amplitude greater than 1000 mV should turn on signal detect (internal signal in 100BASE-TX mode). The 88E1111 device will accept signals typically with 460 mV peak-to-peak differential amplitude. - 5. The ANSI TP-PMD specification requires that any received signal with peak-to-peak differential amplitude less than 200 mV should de-assert signal detect (internal signal in 100BASE-TX mode). The 88E1111 device will reject signals typically with peak-to-peak differential amplitude less than 360 mV. #### 4.6.1 Serial and SGMII Interface #### 4.6.1.1 Transmitter DC Characteristics | | 0.7 | | | | | |--------------------------------------------------------------------------|---------------------------------------------------------|---------------|-------------------------------------|------|-------| | Symbol | Parameter <sup>1</sup> | Min | Тур | Max | Units | | V <sub>OH</sub> | Output Voltage High | | | 1600 | mV | | V <sub>OL</sub> | Output Voltage Low | 800 | | | mV | | $V_{RING}$ | Output Ringing | | | 10 | mV | | V <sub>OD</sub> <sup>2</sup> Output Voltage Swing (differential, peak) | | Programma | Programmable - see Table 98. | | | | V <sub>OS</sub> | Output Offset Voltage | Variable - se | Variable - see 4.6.1.2 for details. | | | | R <sub>O</sub> | Output Impedance (single-ended)<br>(50 ohm termination) | 40 | | 60 | ohm | | | Output Impedance (single-ended)<br>(75 ohm termination) | 60 | | 90 | | | Delta R <sub>O</sub> | Mismatch in a pair | | | 10 | % | | Delta V <sub>OD</sub> | Change in V <sub>OD</sub> between 0 and 1 | | | 25 | mV | | Delta V <sub>OS</sub> | Change in V <sub>OS</sub> between 0 and 1 | | | 25 | mV | | I <sub>S+</sub> , I <sub>S-</sub> | Output current on short to VSS | | | 40 | mA | | I <sub>S+-</sub> | Output current when S_OUT+ and S_OUT- are shorted | | | 12 | mA | | I <sub>X+</sub> , I <sub>X-</sub> | Power off leakage current | | | 10 | mA | <sup>1.</sup> See section 2.1.1.2 for details. Parameters are measured with outputs AC connected with 100 ohm differential load. 2. Output amplitude is programmable by writing to Register 26.2:0. Figure 39: CML I/Os #### 4.6.1.2 Common Mode Voltage (Voffset) Calculations There are four different main configurations for the SGMII/Fiber interface connections. These are: DC connection to an LVDS receiver 88E1111 - AC connection to an LVDS receiver - DC connection to an CML receiver - AC connection to an CML receiver If AC coupling or DC coupling to an LVDS receiver is used, the DC output levels are determined by the following: - The output voltage swing is programmed by Register 26\_2.2:0 (seeTable 98). - Voffset (i.e., common mode voltage) = Internal bias Single-ended peak-peak voltage swing. See Figure 40 for details. If DC coupling is used with a CML receiver, then the DC levels will be determined by a combination of the MACs output structure, and the 88E1111 input structure shown in the CML Inputs diagram in Figure 41. Assuming the same MAC CML voltage levels and structure, the common mode output levels will be determined by: Voffset (i.e., common mode voltage) = Internal bias - Single-ended peak-peak voltage swing/2. See Figure 41 for details. **CML Outputs** Internal bias1 V = Internal bias - Vpeak 50 ohm 50 ohm AC doupling Cap. S\_OUT+ Voffset s\_out-(opposite of S\_OUT+) l<sub>sink</sub> 1. Internal bias is generated from the AVDDH supply and is typically 1.4V. Single ended Voltage details Internal bias - Vpeak Vpeak V = Voffset (i.e., common mode voltage) = Internal bias - Vpeak-peak S OUT+ Vmin = Internal bias - 3 \* Vpeak Vmin must be greater than 700 mV Internal bias - Vpeak S\_OUT- Figure 40: AC connections (CML or LVDS receiver) or DC connection LVDS receiver Figure 41: DC connection to a CML receiver 88E1111 #### 4.6.1.3 Receiver DC Characteristics | Symbol | Parameter | Min | Тур | Max | Units | |--------------------------------|----------------------------------------------------------|-----|-----|------|------------------------| | V <sub>I</sub> | Input DC Voltage range S_IN+ or S_IN- | 750 | | 1650 | mV | | V <sub>IDTH</sub> <sup>1</sup> | Input Differential Threshold S_IN+ - S_IN- , SD+ - SD- | 50 | | | mV (peak differential) | | V <sub>HYST</sub> 1 | Input Differential Hysteresis | 25 | | | mV | | R <sub>IN</sub> | Receiver 100 ohm Differential Input Impedance | 80 | | 120 | ohm | | | Receiver 150 ohm Differential Input<br>Impedance | 120 | | 180 | ohm | <sup>1.</sup> Receiver is at high level when V<sub>S\_IN+</sub> - V<sub>S\_IN-</sub> is greater than V<sub>IDTH</sub>(min) and is at low level when V<sub>S\_IN+</sub> - V<sub>S\_IN-</sub> is less than - V<sub>IDTH</sub>(min). A minimum hysteresis of V<sub>HYST</sub> is present between -V<sub>IDTH</sub> and +V<sub>IDTH</sub> as shown in the figure. When the fiber link is down, an offset is applied to prevent false signal detect due to noise. When the fiber link is up, the offset circuit is disabled. Figure 42: Input Differential Hysteresis # 4.7 AC Timing Reference Values | Symbol | Parameter | Pins | Min | Тур | Max | Units | |--------------------------------|------------------------------------|-----------------------------------------------------------------|------|-----|-----|-------| | V <sub>IH_GMII</sub><br>(Min.) | GMII input high voltage reference | TXD[7:0],<br>TX_EN,<br>TX_ER,<br>GTX_CLK | 1.91 | | | V | | V <sub>IL_GMII</sub><br>(Max.) | GMII input low voltage reference | TXD[7:0],<br>TX_EN,<br>TX_ER,<br>GTX_CLK, | | | 0.7 | V | | V <sub>OH_GMII</sub><br>(Min.) | GMII output high voltage reference | RXD[7:0],<br>RX_DV,<br>RX_ER,<br>RX_CLK,<br>TX_CLK, CRS,<br>COL | 1.9 | | | V | | V <sub>OL_GMII</sub> (Max.) | GMII output low voltage reference | RXD[7:0],<br>RX_DV,<br>RX_ER,<br>RX_CLK,<br>TX_CLK, CRS,<br>COL | | | 0.7 | v 00 | | V <sub>IH_TBI</sub><br>(Min.) | TBI input high voltage reference | TXD[9:0] | 2.0 | | ,00 | V | | V <sub>IL_TBI</sub><br>(Max.) | TBI input low voltage reference | TXD[9:0] | | | 0.8 | V | | V <sub>I_TBI</sub> | TBI input clock threshold | GTX_CLK | | 1.4 | | V | | V <sub>OH_TBI</sub><br>(Min.) | TBI output high voltage reference | RXD[9:0] | 2.0 | O | | V | | V <sub>OL_TBI</sub><br>(Max.) | TBI output low voltage reference | RXD[9:0] | * | | 0.8 | V | | V <sub>O_TBI</sub> | TBI output clock threshold | RCLK0, RCLK1 | 1990 | 1.4 | | V | <sup>1.</sup> The VIH values in this AC table are not to be confused with the VIH values in the DC table. See IEEE Clause 35 GMII interface description for details. # 4.8 AC Electrical Specifications ### 4.8.1 Reset Timing (Over Full range of values listed in the Recommended Operating Conditions unless otherwise specified) | Symbol | Parameter | Condition | Min | Тур | Max | Units | |-----------------------|----------------------------------------------------------------------|-----------|-----|-----|-----|-------| | T <sub>PU_RESET</sub> | Valid power to RESETn de-asserted | | 10 | | | ms | | T <sub>SU_XTAL1</sub> | Number of valid XTAL1 cycles prior to RESETn de-asserted | | 10 | | | clks | | T <sub>RESET</sub> | Minimum reset pulse width during normal operation | | 10 | | | ms | | T <sub>RST_RW</sub> | Delay after deasserting reset before register Read/ write available. | | 5 | | | ms | Figure 43: Reset Timing ## 4.8.2 XTAL1 Input Clock Timing<sup>1</sup> 88E1111 (Over full range of values listed in the Recommended Operating Conditions unless otherwise specified) | Symbol | Parameter | Condition | Min | Тур | Max | Units | |-------------------------------------|---------------------------------|----------------------------------------------------------------|---------------|-----|---------------|-----------------| | T <sub>P_XTAL1</sub> | XTAL1 Period | 25 MHz | 40<br>-50 ppm | 40 | 40<br>+50 ppm | ns | | | | 125 MHz | 8<br>-50 ppm | 8 | 8<br>+50 ppm | ns | | T <sub>H_XTAL1</sub> | XTAL1 High time | 25 MHz | 14 | 20 | 26 | ns | | | | 125 MHz | 2.8 | 4 | 5.2 | ns | | T <sub>L_XTAL1</sub> XTAL1 Low time | XTAL1 Low time | 25 MHz | 14 | 20 | 26 | ns | | | | 125 MHz | 2.8 | 4 | 5.2 | ns | | T <sub>R_XTAL1</sub> | T <sub>R_XTAL1</sub> XTAL1 Rise | V <sub>IL</sub> (max) to<br>V <sub>IH</sub> (min) -<br>25 MHz | - | 3.0 | - | ns | | | | V <sub>IL</sub> (max) to<br>V <sub>IH</sub> (min) -<br>125 MHz | | 0.6 | | ns | | T <sub>F_XTAL1</sub> | XTAL1 Fall | V <sub>IH</sub> (min) to<br>V <sub>IL</sub> (max) -<br>25 MHz | - | 3.0 | - | ns | | ALC: Y | <b>X</b> | V <sub>IH</sub> (min) to<br>V <sub>IL</sub> (max) -<br>125 MHz | | 0.6 | | ns | | T <sub>J_XTAL1</sub> | XTAL1 total jitter <sup>2</sup> | 25 MHz | - | - | 200 | ps <sup>3</sup> | | 5 0- | | 125 MHz | | | 40 | ps <sup>3</sup> | <sup>1.</sup> If the crystal option is used, ensure that the frequency is 25 MHz ± 50 ppm. Capacitors must be chosen carefully - see application note supplied by the crystal vendor. #### Figure 44: Clock Timing Doc. No. MV-S100649-00, Rev. F PLL generated clocks are not recommended as input to XTAL1 since they can have excessive jitter. Zero delay buffers are also not recommended for the same reason. <sup>3.</sup> Broadband peak-peak = 200 ps, Broadband rms = 3 ps, 12 kHz to 20 MHz rms = 1 ps. ## 4.8.3 125CLK Output Timing (Over full range of values listed in the Recommended Operating Conditions unless otherwise specified) | Symbol | Parameter | Condition | Min | Тур | Max | Units | |-----------------------|---------------------------------------|---------------------------------------------------|--------------|-----|--------------|--------------------| | T <sub>P_125CLK</sub> | 125CLK Period | 41,47 | 8<br>-50 ppm | 8 | 8<br>+50 ppm | ns | | T <sub>H_125CLK</sub> | 125CLK High time | 9,4- | 3.5 | 4 | 4.4 | ns | | T <sub>L_125CLK</sub> | 125CLK Low time | <b>6</b> | 3.5 | 4 | 4.4 | ns | | T <sub>R_125CLK</sub> | 125CLK Rise | V <sub>IL</sub> (max) to<br>V <sub>IH</sub> (min) | - | 1 | - | ns | | T <sub>F_125CLK</sub> | 125CLK Fall | V <sub>IH</sub> (min) to<br>V <sub>IL</sub> (max) | - | 1 | - | ns | | T <sub>J_125CLK</sub> | 125CLK Total Jitter | | - | - | 80 | ps (peak-<br>peak) | | T <sub>P_CD</sub> | 125CLK power up to stable clock delay | | | | 38 | μs | Figure 45: Clock Timing ## 4.9 GMII Interface Timing 88E1111 ### 4.9.1 GMII Transmit Timing (Over full range of values listed in the Recommended Operating Conditions unless otherwise specified) | Symbol | Parameter | Condition | Min | Тур | Max | Units | |----------------------------------|--------------------------------|-----------|------------------------------|-----|-----------------|-------| | T <sub>SU_GMII_</sub><br>GTX_CLK | GMII Setup Time | 5015 | 2.0 | | | ns | | T <sub>HD_GMII_</sub><br>GTX_CLK | GMII Hold Time | | 0 | | | ns | | T <sub>H_GMII_</sub><br>GTX_CLK | GTX_CLK High | 2, | 2.5 <sup>1</sup> | | | ns | | T <sub>L_GMII_</sub><br>GTX_CLK | GTX_CLK Low | | 2.5 <sup>1</sup> | | | ns | | T <sub>P_GMII_</sub><br>GTX_CLK | GTX_CLK Period | | 7.5 <sup>1</sup> | 8.0 | 8.5 | ns | | F <sub>GMII_</sub><br>GTX_CLK | GTX_CLK Frequency <sup>2</sup> | | 125 <sup>1</sup><br>-100 ppm | | 125<br>+100 ppm | MHz | | T <sub>R_GMII_</sub><br>GTX_CLK | GTX_CLK Rise Time | | | | 1.0 | ns | | T <sub>F_GMII_</sub><br>GTX_CLK | GTX_CLK Fall Time | | | | 1.0 | ns | <sup>1.</sup> GTX\_CLK toggle rate is "don't care" if link is down, or if not in 1000BASE-T mode in any clock cycle period. Figure 46: GMII Transmit Timing <sup>2.</sup> Long Term Average Frequency ### 4.9.2 GMII Receive Timing (Over full range of values listed in the Recommended Operating Conditions unless otherwise specified) | Symbol | Parameter | Condition | Min | Тур | Max | Units | |--------------------------------------|--------------------------|-----------|------------------|-----|-----|-------| | T <sub>SU_GMII_</sub><br>RX_CLK | GMII output to clock | 4,4 | 2.5 | | | ns | | T <sub>HD_GMII_</sub><br>RX_CLK | GMII clock to output | | 0.5 | | | ns | | T <sub>H_GMII_</sub><br>RX_CLK | RX_CLK High | | 2.51 | | 5.5 | ns | | T <sub>L_GMII_</sub><br>RX_CLK | RX_CLK Low | | 2.51 | | 5.5 | ns | | T <sub>P_GMII_</sub><br>RX_CLK | RX_CLK Period | | 7.5 <sup>1</sup> | 8.0 | | ns | | T <sub>R_GMII_</sub><br>RX_CLK | RX_CLK Rise Time | | | | 1.0 | ns | | T <sub>F_GMII_</sub><br>RX_CLK | RX_CLK Fall Time | | | | 1.0 | ns | | T <sub>RSLEW_</sub> GMII_ RX_CLK | RX_CLK Rising Slew Rate | | 0.62 | | | V/ns | | T <sub>FSLEW</sub><br>GMII<br>RX_CLK | RX_CLK Falling Slew Rate | | 0.62 | | | V/ns | <sup>1.</sup> RX\_CLK numbers not guaranteed during transition between 10/100/1000BASE-T operation. 2. Instantaneous change during internal VIH\_GMII (Min.) and VIL\_GMII (Max.) Figure 47: GMII Receive Timing # 4.10 MII Interface Timing 88E1111 ### 4.10.1 100 Mbps MII Transmit Timing (Over full range of values listed in the Recommended Operating Conditions unless otherwise specified) | Symbol | Parameter | Condition | Min | Тур | Max | Units | |--------------------------------|----------------|-----------|-----|-----|-----|-------| | T <sub>SU_MII_</sub><br>TX_CLK | MII Setup Time | SUL | 10 | | | ns | | T <sub>HD_MII_</sub><br>TX_CLK | MII Hold Time | | 0 | | | ns | | T <sub>H_MII_</sub><br>TX_CLK | TX_CLK High | <b>3</b> | 14 | | 26 | ns | | T <sub>L_MII_</sub> TX_CLK | TX_CLK Low | | 14 | | 26 | ns | | T <sub>P_MII_</sub> TX_CLK | TX_CLK Period | | | 40 | | ns | ### 4.10.2 10 Mbps MII Transmit Timing (Over full range of values listed in the Recommended Operating Conditions unless otherwise specified) | Symbol | Parameter | Condition | Min | Тур | Max | Units | |-----------------------------|-------------------|-----------|-----|-----|-----|-------| | T <sub>SU_MII_</sub> | MII Setup Time | | 10 | | Ó | ns | | TX_CLK T <sub>HD_MII_</sub> | MII Hold Time | | 0 | | | ns | | TX_CLK | Will Floid Tillie | | | | | 113 | | T <sub>H_MII_</sub> | TX_CLK High | | 140 | | 260 | ns | | TX_CLK TL_MII_ | TX_CLK Low | | 140 | | 260 | ns | | TX_CLK | TA_CER LOW | | 140 | 700 | 200 | 115 | | T <sub>P_MII_</sub> | TX_CLK Period | | | 400 | | ns | | TX_CLK | | | | | | | Figure 48: 10/100 Mbps Transmit Timing ### 4.10.3 100 Mbps MII Receive Timing 88E1111 (Over full range of values listed in the Recommended Operating Conditions unless otherwise specified) | Symbol | Parameter | Condition | Min | Тур | Max | Units | |--------------------------------|---------------------|-----------|-----|-----|-----|-------| | T <sub>SU_MII_</sub><br>RX_CLK | MII Output to Clock | 4 | 10 | | | ns | | T <sub>HD_MII_</sub><br>RX_CLK | MII Clock to Output | SU | 10 | | | ns | | T <sub>H_MII_</sub><br>RX_CLK | RX_CLK High | | 14 | | 26 | ns | | T <sub>L_MII_</sub><br>RX_CLK | RX_CLK Low | 25 | 14 | | 26 | ns | | T <sub>P_MII_</sub><br>RX_CLK | RX_CLK Period | | | 40 | | ns | ## 4.10.4 10 Mbps MII Receive Timing (Over full range of values listed in the Recommended Operating Conditions unless otherwise specified) | Symbol | Parameter | Condition | Min | Тур | Max | Units | |--------------------------------|---------------------|-----------|-----|-----|-----|-------| | T <sub>SU_MII_</sub><br>RX_CLK | MII Output to Clock | | 10 | | 4 | ns | | T <sub>HD_MII_</sub><br>RX_CLK | MII Clock to Output | | 10 | | | ns | | T <sub>H_MII_</sub><br>RX_CLK | RX_CLK High | | 140 | | 260 | ns | | T <sub>L_MII_</sub><br>RX_CLK | RX_CLK Low | | 140 | | 260 | ns | | T <sub>P_MII_</sub><br>RX_CLK | RX_CLK Period | | | 400 | | ns | Figure 49: 10/100 Mbps Receive Timing Doc. No. MV-S100649-00, Rev. F ## 4.11 TBI Interface Timing ## 4.11.1 TBI Transmit Timing (Over full range of values listed in the Recommended Operating Conditions unless otherwise specified) | Symbol | Parameter | Condition | Min | Тур | Max | Units | |----------------------------------|-------------------|-----------|----------------|-----|----------------|-------| | T <sub>SU_TBI_</sub><br>GTX_CLK | TBI Setup Time | 0 | 2.0 | | | ns | | T <sub>HD_ TBI_</sub><br>GTX_CLK | TBI Hold Time | 9 | 1.0 | | | ns | | T <sub>H_ TBI_</sub><br>GTX_CLK | GTX_CLK High | | 3.2 | | 4.8 | ns | | T <sub>L_TBI_</sub><br>GTX_CLK | GTX_CLK Low | | 3.2 | | 4.8 | ns | | T <sub>P_TBI_</sub><br>GTX_CLK | GTX_CLK Period | | 8.0<br>-100ppm | 8.0 | 8.0<br>+100ppm | ns | | T <sub>R_TBI_</sub><br>GTX_CLK | GTX_CLK Rise Time | | | | 2.4 | ns | | T <sub>F_TBI_</sub><br>GTX_CLK | GTX_CLK Fall Time | | | | 2.4 | ns | Figure 50: TBI Transmit Timing ### 4.11.2 TBI Receive Timing 88E1111 (Over full range of values listed in the Recommended Operating Conditions unless otherwise specified) | Symbol | Parameter | Condition | Min | Тур | Max | Units | |---------------------------------|--------------------|-----------|-----|------|-----|-------| | T <sub>SU_TBI_</sub><br>RCLK | TBI Output to RCLK | 7 13 | 2.5 | | | ns | | T <sub>HD_TBI_</sub><br>RCLK | TBI RCLK to Output | 5 | 1.5 | | | ns | | T <sub>H_TBI</sub> _<br>RCLK | RCLK High | | 7.0 | 8.0 | 9.0 | ns | | T <sub>L_TBI_</sub> | RCLK Low | <i>^</i> | 7.0 | 8.0 | 9.0 | ns | | T <sub>P_TBI</sub> _<br>RCLK | RCLK Period | | | 16.0 | | ns | | T <sub>DIFF_TBI</sub> _<br>RCLK | RCLK0/RCLK1 Offset | | 7.5 | 8.0 | 8.5 | ns | | T <sub>R_TBI</sub> _<br>RCLK | RCLK Rise Time | | | | 2.0 | ns | | T <sub>F_TBI</sub> _<br>RCLK | RCLK Fall Time | | | | 2.0 | ns | Figure 51: TBI Receive Timing # 4.12 RGMII/RTBI Interface Timing ### 4.12.1 RGMII AC Characteristics (For other timing modes see Section 4.12.2 "RGMII/RTBI Delay Timing for different RGMII/RTBI Modes" on page 218.) | Symbol | Parameter | Min | Тур | Max | Units | | | |---------------------------------------------------------------|--------------------------------------------|------|-----|------|-------|--|--| | TskewT | Data to Clock output Skew (at transmitter) | -500 | 0 | 500 | ps | | | | TskewR | Data to Clock input Skew (at receiver) | 1.0 | - | 2.8 | ns | | | | T <sub>CYCLE</sub> | Clock Cycle Duration | 7.2 | 8.0 | 8.8 | ns | | | | T <sub>CYCLE</sub><br>HIGH1000 | High Time for 1000BASE-T <sup>1</sup> | 3.6 | 4.0 | 4.4 | ns | | | | T <sub>CYCLE_HIGH100</sub> | High Time for 100BASE-T1 | 16 | 20 | 24 | ns | | | | T <sub>CYCLE_HIGH10</sub> High Time for 10BASE-T <sup>1</sup> | | 160 | 200 | 240 | ns | | | | $T_{RISE}/T_{FALL}$ | Rise/Fall Time (20-80%) | | | 0.75 | ns | | | Duty cycle may be stretched/shrunk during speed changes or while transitioning to a received packet's clock domain as long as minimum duty cycle is not violated and stretching occurs for no more than three TCYCLE of the lowest speed transitioned hetween Figure 52: RGMII/RTBI Multiplexing and Timing # 4.12.2 RGMII/RTBI Delay Timing for different RGMII/RTBI Modes ### 4.12.2.1 PHY Input - GTX\_CLK Delay when Register 20.1 = 0 (Over full range of values listed in the Recommended Operating Conditions unless otherwise specified) | Symbol | Parameter | Min | Тур | Max | Units | |--------------------|-------------------|-----|-----|-----|-------| | t <sub>setup</sub> | Register 20.1 = 0 | 1.0 | | | ns | | t <sub>hold</sub> | 0,0 | 0.8 | | | ns | Figure 53: GTX\_CLK Delay Timing - Register 20.1 = 0 ### 4.12.2.2 PHY Input - GTX\_CLK Delay when Register 20.1 = 1 (Over full range of values listed in the Recommended Operating Conditions unless otherwise specified) | Symbol | Parameter | Min | Тур | Max | Units | |--------------------|-------------------------------|------|-----|-----|-------| | t <sub>setup</sub> | Register 20.1 = 1 (add delay) | -0.9 | | | ns | | t <sub>hold</sub> | | 2.7 | | | ns | Figure 54: GTX\_CLK Delay Timing - Register 20.1 = 1 (add delay) Doc. No. MV-S100649-00, Rev. F ### 4.12.2.3 PHY Output - RX\_CLK Delay (Over full range of values listed in the Recommended Operating Conditions unless otherwise specified) | Symbol | Parameter | 8 | Min | Тур | Max | Units | |-------------------|-------------------|---|-------|-----|-----|-------| | t <sub>skew</sub> | Register 20.7 = 0 | 1 | - 0.5 | | 0.5 | ns | Figure 55: RGMII RX\_CLK Delay Timing - Register 20.7 = 0 ### 4.12.2.4 PHY Output - RX\_CLK Delay (Over full range of values listed in the Recommended Operating Conditions unless otherwise specified) | Symbol | Parameter | Min | Тур | Max | Units | |--------------------|-------------------------------|-----|-----|------|-------| | t <sub>setup</sub> | Register 20.7 = 1 (add delay) | 1.2 | | | ns | | t <sub>hold</sub> | | 1.2 | | .0.0 | ns | Figure 56: RGMII RX\_CLK Delay Timing - Register 20.7 = 1 (add delay) # 4.13 Serial and SGMII Interface Timing ### 4.13.1 Serial Interface and SGMII Transmitter AC Characteristics | Symbol | Parameter | Min | Тур | Max | Units | |-----------------------------------|-------------------------------------------------------------------------|-----|-----|-----|-------| | CLOCK | Clock signal duty cycle @ 625 MHz | 48 | | 52 | % | | T <sub>FALL</sub> | VOD Fall time (20% - 80%) | 100 | | 200 | ps | | T <sub>RISE</sub> | VOD Rise time (20% - 80%) | 100 | | 200 | ps | | T <sub>SKEW1</sub> 1 | Skew between two members of a differential pair | | | 20 | ps | | T <sub>CLOCK2Q</sub> <sup>2</sup> | Clock to data relationship from either edges of the clock to valid data | 250 | | 550 | ps | <sup>1.</sup> Skew measured at 50% of the transition. # 4.13.2 Serial Interface and SGMII Receiver AC Characteristics | Symbol | Parameter | Min | Тур | Max | Units | |-----------------------------------|------------------------|-----|-----|-----|-------| | T <sub>SOUTPUT</sub> <sup>1</sup> | SERDES output to S_CLK | 360 | 400 | 440 | ps | <sup>1.</sup> Measured at 50% of the transition. Figure 57: Serial Interface Rise and Fall Times <sup>2.</sup> Skew measured at 0V differential. # 4.14 Latency Timing # 4.14.1 GMII to 1000BASE-T Transmit Latency Timing (Over full range of values listed in the Recommended Operating Conditions unless otherwise specified) | т | T | | | | | 4 | |-----------------------------------|----------------------------------------------------------------------------|--------------|-------------------|-----|-----|-------| | Symbol | Parameter | Condition | Min | Тур | Max | Units | | T <sub>AS_TXEN_</sub><br>CRS_1000 | 1000BASE-T TX_EN<br>Asserted to CRS Asserted | 200 | | | 16 | ns | | T <sub>AS_TXEN_</sub><br>COL_1000 | 1000BASE-T TX_EN<br>Asserted to COL Asserted | | | | 16 | ns | | T <sub>AS_TXEN_</sub><br>MDI_1000 | 1000BASE-T TX_EN<br>Asserted to MDI SSD1 | <del>)</del> | 76 <sup>1</sup> | | 84 | ns | | T <sub>DA_TXEN_</sub><br>CRS_1000 | 1000BASE-T TX_EN De-asserted to CRS De-asserted | | | | 16 | ns | | T <sub>DA_TXEN_</sub><br>COL_1000 | 1000BASE-T TX_EN De-asserted to COL De-asserted | | | | 16 | ns | | T <sub>DA_TXEN_</sub><br>MDI_1000 | 1000BASE-T TX_EN De-<br>asserted to MDI CSReset,<br>CSExtend, CSExtend_Err | | 76 <sup>1,2</sup> | | 84 | ns | <sup>1.</sup> Assumes register 16.15:14 is set to 00, which is the minimum latency. Each increase in setting adds 8 ns of latency. 2. Minimum and maximum values on end of packet assume zero frequency drift between the transmitted signal on MDI and # 4.14.2 MII to 100BASE-TX Transmit Latency Timing (Over full range of values listed in the Recommended Operating Conditions unless otherwise specified) | Symbol | Parameter | Condition | Min | Тур | Max | Units | |----------------------------------|-------------------------------------------------|-----------|-----|-----|-----|-------| | T <sub>AS_TXEN_</sub><br>CRS_100 | 100BASE-TX TX_EN<br>Asserted to CRS Asserted | | | | 24 | ns | | T <sub>AS_TXEN_</sub><br>COL_100 | 100BASE-TX TX_EN<br>Asserted to COL Asserted | | * | 1 | 24 | ns | | T <sub>AS_TXEN_</sub><br>MDI_100 | 100BASE-TX TX_EN<br>Asserted to /J/ | | 64 | | 72 | ns | | T <sub>DA_TXEN_</sub><br>CRS_100 | 100BASE-TX TX_EN De-asserted to CRS De-asserted | 8 | | | 24 | ns | | T <sub>DA_TXEN_</sub><br>COL_100 | 100BASE-TX TX_EN De-asserted to COL De-asserted | , ch O | | | 24 | ns | | T <sub>DA_TXEN_</sub><br>MDI_100 | 100BASE-TX TX_EN De-asserted to /T/ | | 64 | | 72 | ns | Minimum and maximum values on end of packet assume zero frequency drift between the transmitted signal on MDI and GTX\_CLK in GMII or TBI modes, or the received signal on S\_IN± in serial interface mode. The worst case variation will be outside these limits, if there is a frequency difference. # 4.14.3 MII to 10BASE-T Transmit Latency Timing (Over full range of values listed in the Recommended Operating Conditions unless otherwise specified) | Symbol | Parameter | Condition | Min | Тур | Max | Units | |---------------------------------|-----------------------------------------------|-----------|-----|-----|-----|-------| | T <sub>AS_TXEN_</sub><br>CRS_10 | 10BASE-T TX_EN<br>Asserted to CRS Asserted | ,00 | | | 200 | ns | | T <sub>AS_TXEN_</sub><br>COL_10 | 10BASE-T TX_EN<br>Asserted to COL Asserted | -010- | | | 200 | ns | | T <sub>AS_TXEN_</sub> MDI _10 | 10BASE-T TX_EN Asserted to Preamble | 500 | 200 | | 300 | ns | | T <sub>DA_TXEN_</sub><br>CRS_10 | 10BASE-T TX_EN De-asserted to CRS De-asserted | 3 | | | 200 | ns | | T <sub>DA_TXEN_</sub><br>COL_10 | 10BASE-T TX_EN De-asserted to COL De-asserted | | | | 200 | ns | | T <sub>DA_TXEN_</sub><br>MDI_10 | 10BASE-T TX_EN De-asserted to ETD | | 200 | | 300 | ns | Figure 58: GMII/MII to 10/100/1000BASE-T Transmit Latency Timing 7vu31zzfnua-e4681dge \* Marvell Semiconductor, Inc. \* UNDER NDA# 021303 # 4.14.4 1000BASE-T to GMII Receive Latency Timing (Over full range of values listed in the Recommended Operating Conditions unless otherwise specified) | Symbol | Parameter | Condition | Min | Тур | Max | Units | |-----------------------------------|---------------------------------------------------------------------|-----------|------------------|-----|-----|-------| | T <sub>AS_MDI_</sub><br>CRS_1000 | 1000BASE-T MDI start of<br>Packet to CRS Asserted | 4 | 156 <sup>1</sup> | | 188 | ns | | T <sub>AS_MDI_</sub><br>COL_1000 | 1000BASE-T MDI start of Packet to COL Asserted | | 156 <sup>1</sup> | | 188 | ns | | T <sub>AS_MDI_</sub><br>RXDV_1000 | 1000BASE-T MDI start of<br>Packet to RX_DV Asserted | | 176 <sup>1</sup> | | 208 | ns | | T <sub>DA_MDI_</sub><br>CRS_1000 | 1000BASE-T MDI CSReset to CRS De-asserted | | 172 <sup>1</sup> | | 204 | ns | | T <sub>DA_MDI_</sub><br>COL_1000 | 1000BASE-T MDI CSReset to COL De-asserted | | 172 <sup>1</sup> | | 204 | ns | | T <sub>DA_MDI_</sub><br>RXDV_1000 | 1000BASE-T MDI CSReset, CSExtend, CSExtend_Err to RX_DV De-asserted | | 176 <sup>1</sup> | | 208 | ns | <sup>1.</sup> In 1000BASE-T, the signals on the 4 MDI pairs arrive at different times because of the skew introduced by the cable. All timing on MDI±[3:0] is referenced from the latest arriving signal. ### 4.14.5 100BASE-TX to MII Receive Latency Timing (Over full range of values listed in the Recommended Operating Conditions unless otherwise specified) | Symbol | Parameter | Condition | Min | Тур | Max | Units | |----------------------------------|---------------------------------------------------|-----------|-----|------|-----|-------| | T <sub>AS_MDI_</sub><br>CRS_100 | 100BASE-TX MDI start of<br>Packet to CRS Asserted | | 152 | 5 | 184 | ns | | T <sub>AS_MDI_</sub><br>COL_100 | 100BASE-TX MDI start of Packet to COL Asserted | | 152 | 70/4 | 184 | ns | | T <sub>AS_MDI_</sub><br>RXDV_100 | 100BASE-TX MDI start of Packet to RX_DV Asserted | | 216 | | 248 | ns | | T <sub>DA_MDI_</sub><br>CRS_100 | 100BASE-TX MDI /T/ to<br>CRS De-asserted | | 192 | | 224 | ns | | T <sub>DA_MDI_</sub><br>COL_100 | 100BASE-TX MDI /T/ to<br>COL De-asserted | | 192 | | 224 | ns | | T <sub>DA_MDI_</sub><br>RXDV_100 | 100BASE-TX MDI /T/ to<br>RX_DV De-asserted | 8 | 216 | | 248 | ns | ## 4.14.6 10BASE-T to MII Receive Latency Timing (Over full range of values listed in the Recommended Operating Conditions unless otherwise specified) | Symbol | Parameter | Condition | Min | Тур | Max | Units | |---------------------------------|-------------------------------------------------|-----------|-----|-------------------|------|-------| | T <sub>AS_MDI_</sub><br>CRS_10 | 10BASE-T MDI start of<br>Packet to CRS Asserted | di di | 800 | | 1000 | ns | | T <sub>AS_MDI_</sub><br>COL_10 | 10BASE-T MDI start of<br>Packet to COL Asserted | 5017 | 400 | | 600 | ns | | T <sub>AS_MDI_</sub><br>RXDV_10 | 10BASE-T MDI start of Packet to RX_DV Asserted | 170 | | 1400 <sup>1</sup> | | ns | | T <sub>DA_MDI_</sub><br>CRS_10 | 10BASE-T MDI ETD to<br>CRS De-asserted | <b>3</b> | | 1300 <sup>1</sup> | | ns | | T <sub>DA_MDI_</sub><br>COL_10 | 10BASE-T MDI ETD to<br>COL De-asserted | | | 1300 <sup>1</sup> | | ns | | T <sub>DA_MDI_</sub><br>RXDV_10 | 10BASE-T MDI ETD to<br>RX_DV De-asserted | | | 1300 <sup>1</sup> | | ns | Actual values depend on number of bits in preamble and number of dribble bits, since nibbles on MII are aligned to start of frame delimiter and dribble bits are truncated. Figure 59: 10/100/1000BASE-T to GMII/MII Receive Latency Timing 7vu31zzfnua-e4681dge \* Marvell Semiconductor, Inc. \* UNDER NDA# 021303 ### 4.14.7 GMII to 1000BASE-X Transmit Latency Timing (Over full range of values listed in the Recommended Operating Conditions unless otherwise specified) | Symbol | Parameter | Condition | Min | Тур | Max | Units | |----------------------------------|---------------------------------------------------------|-----------|-------------------|-----|-----|-------| | T <sub>AS_TXEN_</sub> CRS _SERTX | 1000BASE-T TX_EN<br>Asserted to CRS Asserted | 010- | | | 16 | ns | | T <sub>AS_TXEN_</sub> COL _SERTX | 1000BASE-T TX_EN<br>Asserted to COL Asserted | | | | 16 | ns | | T <sub>AS_TXEN_S</sub><br>ERTX | 1000BASE-X TX_EN Asserted to S_OUT± Start of Packet /S/ | 5 | 90 <sup>1</sup> | | 106 | ns | | T <sub>DA_TXEN_</sub> CRS _SERTX | 1000BASE-T TX_EN De-asserted to CRS De-asserted | | | | 16 | ns | | T <sub>DA_TXEN_</sub> COL _SERTX | 1000BASE-T TX_EN De-asserted to COL De-asserted | | | | 16 | ns | | T <sub>DA_TXEN_</sub><br>SERTX | 1000BASE-X TX_EN De-<br>asserted to S_OUT±/T/ | | 90 <sup>1,2</sup> | | 106 | ns | <sup>1.</sup> Assumes Register 16.13:12 is set to 00, which is the minimum latency. Each increase in setting adds 8 ns of latency. Figure 60: GMII to 1000BASE-X Transmit Latency Timing <sup>2.</sup> Minimum and maximum values on end of packet assume zero frequency drift between the transmitted signal on S\_OUT± and GTX\_CLK, which is based on XTAL1. The worst case variation will be outside these limits, if there is a frequency difference. # 4.14.8 1000BASE-X to GMII Receive Latency Timing (Over full range of values listed in the Recommended Operating Conditions unless otherwise specified) | Symbol | Parameter | Condition | Min | Тур | Max | Units | |-------------------------------------|-------------------------------------------------|-----------|--------------------|-----|-----|-------| | T <sub>AS</sub> _<br>SERRX_<br>CRS | S_IN± Start of Packet /S/ to<br>CRS Asserted | COLO- | 76 | | 84 | ns | | T <sub>AS</sub> _<br>SERRX_<br>COL | S_IN± Start of Packet /S/<br>to COL Asserted | | 84 | | 92 | ns | | T <sub>AS</sub> _<br>SERRX_<br>RXDV | S_IN ± Start of Packet /S/<br>to RX_DV Asserted | Y) | 100 <sup>1</sup> | | 108 | ns | | T <sub>DA</sub> _<br>SERRX_<br>CRS | S_IN± /T/ to CRS De-<br>asserted | | 100 | | 108 | ns | | T <sub>DA</sub> _<br>SERRX_<br>COL | S_IN± /T/ to COL De-<br>asserted | | 84 | | 92 | ns | | T <sub>DA</sub> _<br>SERRX_<br>RXDV | S_IN± /T/ to RX_DV<br>De-asserted | | 100 <sup>1,2</sup> | | 108 | ns | - Assumes Register 16.15:14 is set to 00, which is the minimum latency. Each increase in setting adds 8 ns of latency. Minimum and maximum values on end of packet assume zero frequency drift between the received signal on S\_IN± and RX\_CLK, which is derived from XTAL1. The worst case variation will be outside these limits, if there is a frequency difference. Figure 61: 1000BASE-X to GMII Receive Latency Timing 7vu31zzfnua-e4681dge \* Marvell Semiconductor, Inc. \* UNDER NDA# 021303 ### 4.14.9 RGMII to 1000BASE-T Transmit Latency Timing (Over full range of values listed in the Recommended Operating Conditions unless otherwise specified) | Symbol | Parameter | Condition | Min | Тур | Max | Units | |----------------------------------|-----------------------------------------------------------------------------|-----------|-------------------|-----|-----|-------| | T <sub>AS_TXC_</sub><br>MDI_1000 | 1000BASE-T TX_CTL<br>Asserted to MDI SSD1 | 61,47 | 76 <sup>1</sup> | | 84 | ns | | T <sub>DA_TXC</sub><br>MDI_1000 | 1000BASE-T TX_CTL De-<br>asserted to MDI CSReset,<br>CSExtend, CSExtend_Err | SUL | 76 <sup>1,2</sup> | | 84 | ns | <sup>1.</sup> Assumes Register 16.15:14 is set to 00, which is the minimum latency. Each increase in setting adds 8 ns of latency. ### 4.14.10 RGMII to 100BASE-TX Transmit Latency Timing (Over full range of values listed in the Recommended Operating Conditions unless otherwise specified) | Symbol | Parameter | Condition | Min | Тур | Max | Units | |---------------------------------|-----------------------------------------|-----------|-----|-----|-----|-------| | T <sub>AS_TXC_</sub><br>MDI_100 | 100BASE-TX TX_CTL<br>Asserted to /J/ | | 84 | | 92 | ns | | T <sub>DA_TXC_</sub> | 100BASE-TX TX_CTL<br>De-asserted to /T/ | | 84 | | 92 | ns | ### 4.14.11 RGMII to 10BASE-T Transmit Latency Timing (Over full range of values listed in the Recommended Operating Conditions unless otherwise specified) | Symbol | Parameter | Condition | Min | Тур | Max | Units | |---------------------------------|-----------------------------------------|-----------|-----|-----|-----|-------| | T <sub>AS_TXC_</sub><br>MDI _10 | 10BASE-T TX_CTL<br>Asserted to Preamble | | 200 | | 300 | ns | | T <sub>DA_TXC</sub><br>MDI_10 | 10BASE-T TX_CTL<br>De-asserted to ETD | | 200 | | 300 | ns | Minimum and maximum values on end of packet assume zero frequency drift between the transmitted signal on MDI and GTX\_CLK. The worst case variation will be outside these limits, if there is a frequency difference. Figure 62: RGMII/MII to 10/100/1000BASE-T Transmit Latency Timing # 4.14.12 1000BASE-T to RGMII Receive Latency Timing (Over full range of values listed in the Recommended Operating Conditions unless otherwise specified) | Symbol | Parameter | Condition | Min | Тур | Max | Units | |----------------------------------|----------------------------------------------------------------------------|-----------|------------------|-----|-----|-------| | T <sub>AS_MDI_</sub><br>RXC_1000 | 1000BASE-T MDI start of<br>Packet to RX_CTL<br>Asserted | ico Dr | 176 <sup>1</sup> | | 208 | ns | | T <sub>DA_MDI_</sub><br>RXC_1000 | 1000BASE-T MDI CSReset, CSExtend,<br>CSExtend_Err to RX_CTL<br>De-asserted | SOUTH | 176 <sup>1</sup> | | 208 | ns | ### 4.14.13 100BASE-TX to RGMII Receive Latency Timing (Over full range of values listed in the Recommended Operating Conditions unless otherwise specified) | Symbol | Parameter | Condition | Min | Тур | Max | Units | |---------------------------------|---------------------------------------------------------|-----------|-----|-----|-----|-------| | T <sub>AS_MDI_</sub><br>RXC_100 | 100BASE-TX MDI start of<br>Packet to RX_CTL<br>Asserted | | 200 | | 232 | ns | | T <sub>DA_MDI_</sub><br>RXC_100 | 100BASE-TX MDI /T/ to<br>RX_CTL De-asserted | | 200 | | 232 | ns | ### 4.14.14 10BASE-T to RGMII Receive Latency Timing (Over full range of values listed in the Recommended Operating Conditions unless otherwise specified) | Symbol | Parameter | Condition | Min | Тур | Max | Units | |--------------------------------|-------------------------------------------------------|-----------|-----|-------|-----|-------| | T <sub>AS_MDI_</sub><br>RXC_10 | 10BASE-T MDI start of<br>Packet to RX_CTL<br>Asserted | | | 14001 | 13- | ns | | T <sub>DA_MDI_</sub><br>RXC_10 | 10BASE-T MDI ETD to<br>RX_CTL De-asserted | | | 14001 | | ns | Actual values depend on number of bits in preamble and number of dribble bits, since nibbles on MII are aligned to start of frame delimiter and dribble bits are truncated. Figure 63: 10/100/1000BASE-T to RGMII Receive Latency Timing Copyright © 2004 Marvell # 4.14.15 RGMII to 1000BASE-X Transmit Latency Timing (Over full range of values listed in the Recommended Operating Conditions unless otherwise specified) | Symbol | Parameter | Condition | Min | Тур | Max | Units | |-------------------------------|----------------------------------------------------------------|-----------|-------------------|-----|-----|-------| | T <sub>AS_TXC_</sub><br>SERTX | 1000BASE-X TX_CTL<br>Asserted to S_OUT± Start<br>of Packet /S/ | 100 | 90 <sup>1</sup> | | 106 | ns | | T <sub>DA_TXC</sub><br>SERTX | 1000BASE-X TX_CTL De-<br>asserted to S_OUT±/T/ | Sold | 90 <sup>1,2</sup> | | 106 | ns | Figure 64: RGMII to 1000BASE-X Transmit Latency Timing <sup>1.</sup> Assumes Register 16.13:12 is set to 00, which is the minimum latency. Each increase in setting adds 8 ns of latency. 2. Minimum and maximum values on end of packet assume zero frequency drift between the transmitted signal on S\_OUT± and GTX\_CLK, which is based on XTAL1. The worst case variation will be outside these limits, if there is a frequency difference. # 4.14.16 1000BASE-X to RGMII Receive Latency Timing (Over full range of values listed in the Recommended Operating Conditions unless otherwise specified) | Symbol | Parameter | Condition | Min | Тур | Max | Units | |------------------------------------|-------------------------------------------------|-----------|--------------------|-----|-----|-------| | T <sub>AS</sub> _<br>SERRX_<br>RXC | S_IN± Start of Packet /S/ to<br>RX_CTL Asserted | ico OF | 100 <sup>1</sup> | | 108 | ns | | T <sub>DA</sub> _<br>SERRX_<br>RXC | S_IN± /T/ to RX_CTL<br>De-asserted | SUL | 100 <sup>1,2</sup> | | 108 | ns | - 1. Assumes Register 16.15:14 is set to 00, which is the minimum latency. Each increase in setting adds 8 ns of latency. - 2. Minimum and maximum values on end of packet assume zero frequency drift between the received signal on S\_IN± and RX\_CLK, which is derived from XTAL1. The worst case variation will be outside these limits, if there is a frequency difference. Figure 65: 1000BASE-X to RGMII Receive Latency Timing # 4.14.17 TBI to 1000BASE-T Transmit Latency Timing (Over full range of values listed in the Recommended Operating Conditions unless otherwise specified) | Symbol | Parameter | Condition | Min | Тур | Max | Units | |-------------------------------|---------------------------------------------------|-------------------|--------------------|-----|-----|-------| | T <sub>AS_TBITX_</sub> | TBI Start of Packet to MDI<br>SSD1 | ri <sup>o</sup> 4 | 100 <sup>1</sup> | | 108 | ns | | T <sub>DA_TBITX_</sub><br>MDI | TBI /T/ to MDI CSReset,<br>CSExtend, CSExtend_Err | SOL | 100 <sup>1,2</sup> | | 108 | ns | - 1. Assumes register 16.15:14 is set to 00, which is the minimum latency. Each increase in setting adds 8 ns of latency. - 2. Minimum and maximum values on end of packet assume zero frequency drift between the transmitted signal on MDI and GTX\_CLK in GMII or TBI modes, or the received signal on S\_IN± in serial interface mode. The worst case variation will be outside these limits, if there is a frequency difference. Figure 66: TBI to 100BASE-T Transmit Latency Timing # 4.14.18 1000BASE-T to TBI Receive Latency Timing (Over full range of values listed in the Recommended Operating Conditions unless otherwise specified) | Symbol | Parameter | Condition | Min | Тур | Max | Units | |----------------------------|------------------------------------------------|-----------|----------------------|-----|-----|-------| | T <sub>AS_MDI_</sub> TBIRX | MDI Start of Packet /S/ to TBI Start of Packet | 4 | 228 <sup>1,2</sup> | | 276 | ns | | T <sub>DA_MDI_</sub> TBIRX | MDI CSReset, CSExtend, CSExtend_Err to TBI /T/ | | 228 <sup>1,2,3</sup> | | 276 | ns | - 1. In 1000BASE-T, the signals on the 4 MDI pairs arrive at different times because of the skew introduced by the cable. All timing on MDI ±[3:0] is referenced from the latest arriving signal. - 2. Assumes Register 16.15:14 is set to 00, which is the minimum latency. Each increase in setting adds 8 ns of latency. - 3. Minimum and maximum values on end of packet assume zero frequency drift between the transmitted signal on MDI and the internally generated reference clock. The worst case variation will be outside these limits if there is a frequency difference. Figure 67: 1000BASE-T to TBI Receive Latency Timing # 4.14.19 RTBI to 1000BASE-T Transmit Latency Timing (Over full range of values listed in the Recommended Operating Conditions unless otherwise specified) | Symbol | Parameter | Condition | Min | Тур | Max | Units | |---------------------------------|----------------------------------------------------|-----------|--------------------|-----|-----|-------| | T <sub>AS</sub> _<br>RTBITX_MDI | RTBI Start of Packet to<br>MDI SSD1 | .00 | 100 <sup>1</sup> | | 108 | ns | | T <sub>DA_</sub><br>RTBITX_MDI | RTBI /T/ to MDI CSReset,<br>CSExtend, CSExtend_Err | | 100 <sup>1,2</sup> | | 108 | ns | - 1. Assumes Register 16.15:14 is set to 00, which is the minimum latency. Each increase in setting adds 8 ns of latency. - Minimum and maximum values on end of packet assume zero frequency drift between the transmitted signal on MDI and GTX\_CLK. The worst case variation will be outside these limits, if there is a frequency difference. Figure 68: RTBI to 1000BASE-T Transmit Latency Timing ### 4.14.20 1000BASE-T to RTBI Receive Latency Timing (Over full range of values listed in the Recommended Operating Conditions unless otherwise specified) | Symbol | Parameter | Condition | n Typ | Max | Units | |--------------------------------|-------------------------------------------------|-----------|--------|-----|-------| | T <sub>AS_MDI_</sub><br>RTBIRX | MDI Start of Packet /S/ to RTBI Start of Packet | 228 | 31,2 | 276 | ns | | T <sub>DA_MDI_</sub><br>RTBIRX | MDI CSReset, CSExtend, CSExtend_Err to RTBI /T/ | 228 | 31,2,3 | 276 | ns | - 1. In 1000BASE-T, the signals on the 4 MDI pairs arrive at different times because of the skew introduced by the cable. All timing on MDI ±[3:0] is referenced from the latest arriving signal. - 2. Assumes Register 16.13:12 is set to 00, which is the minimum latency. Each increase in setting adds 8 ns of latency. - 3. Minimum and maximum values on end of packet assume zero frequency drift between the received signal on MDI and RCLK1/RCLK0, which are derived from XTAL1. The worst case variation will be outside these limits if there is a frequency difference. Figure 69: 1000BASE-T to RTBI Receive Latency Timing # 4.14.21 SGMII to 10/100/1000BASE-T Transmit Latency Timing (Over full range of values listed in the Recommended Operating Conditions unless otherwise specified) | Symbol | Parameter | Condition | Min | Тур | Max | Units | |----------------------------------------|--------------------------------------------------|-----------|---------------------|-----|------|-------| | T <sub>AS_SERT</sub><br>X_MDI_<br>1000 | S_IN± Start of Packet /S/ to<br>MDI SSD1 | 21CO | 124 <sup>1</sup> | | 148 | ns | | T <sub>DA_SERT</sub><br>X_MDI_<br>1000 | S_IN± /T/ to MDI CSReset, CSExtend, CSExtend_Err | SUL | 124 <sup>1,2</sup> | | 148 | ns | | T <sub>AS_SERT</sub><br>X_MDI_1<br>00 | S_IN± Start of Packet /S/ to<br>MDI /J/ | | 250 <sup>1</sup> | | 310 | ns | | T <sub>DA_SERT</sub><br>X_MDI_100 | S_IN± /T/ to MDI /T/ | × | 250 <sup>1,2</sup> | | 310 | ns | | T <sub>AS_SERT</sub> X_MDI_1 | S_IN± Start of Packet /S/ to<br>MDI Preamble | | 1200 <sup>1</sup> | | 2000 | ns | | T <sub>DA_SERT</sub><br>X_MDI_10 | S_IN± /T/ to MDI ETD | | 1200 <sup>1,2</sup> | | 2000 | ns | <sup>1.</sup> Assumes Register 16.15:14 is set to 00, which is the minimum latency. Each increase in setting adds 8 ns of latency in 1000 Mbps, 40 ns in 100 Mbps, and 400 ns in 10 Mbps. Figure 70: SGMII to 10/100/1000BASE-T Transmit Latency Timing <sup>2.</sup> Minimum and maximum values on end of packet assume zero frequency drift between the transmitted signal on MDI and the received signal on S\_IN±. The worst case variation will be outside these limits, if there is a frequency difference. # 4.14.22 10/100/1000BASE-T to SGMII Receive Latency Timing (Over full range of values listed in the Recommended Operating Conditions unless otherwise specified) | Symbol | Parameter | Condition | Min | Тур | Max | Units | |----------------------------------------|---------------------------------------------------------|-----------|----------------------|-----------------------|-----|-------| | T <sub>AS_MDI_</sub><br>SERRX_<br>1000 | MDI SSD1 to S_OUT±<br>Start of Packet | ico Opi | 248 <sup>1,2</sup> | | 296 | ns | | T <sub>DA_MDI_</sub><br>SERRX_<br>1000 | MDI CSReset, CSExtend,<br>CSExtend_Err to S_OUT±<br>/T/ | 304 | 248 <sup>1,2,3</sup> | | 296 | ns | | T <sub>AS_MDI_</sub><br>SERRX_<br>100 | MDI /J/ to S_OUT± Start of Packet | 5 | 370 <sup>2</sup> | | 434 | ns | | T <sub>DA_MDI_</sub><br>SERRX_<br>100 | MDI /T/ to S_OUT±/T/ | | 370 <sup>2,3</sup> | | 434 | ns | | T <sub>AS_MDI_</sub><br>SERRX_<br>10 | MDI Preamble to S_OUT±<br>Start of Packet | | | 2700 <sup>2,4</sup> | | ns | | T <sub>DA_MDI_</sub><br>SERRX_<br>10 | MDI ETD to S_OUT±/T/ | | | 2700 <sup>2,3,4</sup> | | ns | - 1. In 1000BASE-T the signals on the 4 MDI pairs arrive at different times because of the skew introduced by the cable. All timing on MDI±[3:0] is referenced from the latest arriving signal. - Assumes Register 16.13:12 is set to 00, which is the minimum latency. Each increase in setting adds 8 ns of latency 1000 Mbps, 40 ns in 100 Mbps, and 400 ns in 10 Mbps. - 3. Minimum and maximum values on end of packet assume zero frequency drift between the received signal on MDI and S\_OUT±, which is based on XTAL1. The worst case variation will be outside these limits if there is a frequency difference. - Actual values depend on number of bits in preamble and number of dribble bits, since nibbles on MII are aligned to start of frame delimiter and dribble bits are truncated. Figure 71: 10/100/1000BASE-T to SGMII Receive Latency Timing # 4.14.23 1000BASE-X to 1000BASE-T Transmit Latency Timing (Over full range of values listed in the Recommended Operating Conditions unless otherwise specified) | Symbol | Parameter | Condition | Min | Тур | Max | Units | |---------------------------|---------------------------------------------------|-----------|--------------------|-----|-----|-------| | T <sub>AS_SERTX_MDI</sub> | S_IN ± Start of Packet /S/<br>to MDI SSD1 | 4 | 124 <sup>1</sup> | | 148 | ns | | T <sub>DA_SERTX_MD</sub> | S_IN ± /T/ to MDI CSReset, CSExtend, CSExtend_Err | SOUTH | 124 <sup>1,2</sup> | | 148 | ns | - 1. Assumes Register 16.15:14 is set to 00, which is the minimum latency. Each increase in setting adds 8 ns of latency. - 2. Minimum and maximum values on end of packet assume zero frequency drift between the transmitted signal on MDI and the received signal on S\_IN±. The worst case variation will be outside these limits, if there is a frequency difference. Figure 72: 1000BASE-X to 1000BASE-T Transmit Latency Timing 7vu31zzfnua-e4681dge \* Marvell Semiconductor, Inc. \* UNDER NDA# 021303 # 4.14.24 1000BASE-T to 1000BASE-X Receive Latency Timing (Over full range of values listed in the Recommended Operating Conditions unless otherwise specified) | Symbol | Parameter | Condition | Min | Тур | Max | Units | |----------------------------------------|---------------------------------------------------------|------------------|----------------------|-----|-----|-------| | T <sub>AS_MDI_</sub><br>SERRX_10<br>00 | MDI SSD1 to S_OUT ±<br>Start of Packet | -01.0-<br>-01.0- | 248 <sup>1,2</sup> | | 296 | ns | | T <sub>DA_MDI_</sub><br>SERRX_10<br>00 | MDI CSReset, CSExtend,<br>CSExtend_Err to S_OUT±<br>/T/ | | 248 <sup>1,2,3</sup> | | 296 | ns | - In 1000BASE-T the signals on the 4 MDI pairs arrive at different times because of the skew introduced by the cable. All timing on MDI±[3:0] is referenced from the latest arriving signal. - 2. Assumes Register 16.13:12 is set to 00, which is the minimum latency. Each increase in setting adds 8 ns of latency. - Minimum and maximum values on end of packet assume zero frequency drift between the received signal on MDI and S\_OUT±, which is based on XTAL1. The worst case variation will be outside these limits if there is a frequency difference. Figure 73: 1000BASE-T to 1000BASE-X Receive Latency Timing # 4.15 Serial Management Interface, Two-Wire Serial Interface, and JTAG Timing # 4.15.1 Serial Management Interface Timing (Over full range of values listed in the Recommended Operating Conditions unless otherwise specified) | Symbol | Parameter | Condition | Min | Тур | Max | Units | |----------------------------|-----------------------------------|-----------|-----|-----|-----|-------| | T <sub>DLY</sub> _<br>MDIO | MDC to MDIO (Output) Delay Time | 200 | 0 | | 20 | ns | | T <sub>SU_MDIO</sub> | MDIO (Input) to MDC<br>Setup Time | )) | 10 | | | ns | | T <sub>HD_ MDIO</sub> | MDIO (Input) to MDC Hold<br>Time | | 10 | | | ns | | T <sub>P_MDC</sub> | MDC Period | | 120 | | | ns | | T <sub>H_MDC</sub> | MDC High | | 30 | | | ns | | T <sub>L_MDC</sub> | MDC Low | | 30 | | | ns | Figure 74: Serial Management Interface Timing 7vu31zzfnua-e4681dge \* Marvell Semiconductor, Inc. \* UNDER NDA# 021303 ### 4.15.2 Two-Wire Serial Interface (TWSI) Timing (Over full range of values listed in the Recommended Operating Conditions unless otherwise specified) | Symbol | Parameter | Condition | Min | Тур | Max | Units | |---------|---------------------------|-----------|------|------|-------------|-------| | FTWSI_ | SCL Clock Frequency | 100 kHz | av . | | 100 | kHz | | SCL | | 400 kHz | k | | 400 | | | TTWSI_N | Noise Suppression Time at | 100 kHz | | | 80 | ns | | S | SCL, SDA Inputs | 400 kHz | | | 80 | | | TTWSI_R | SDA Rise time | 100 kHz | | | 1000 | ns | | | | 400 kHz | | | 300 | | | TTWSI_F | SDA Fall Time | 100 kHz | | | 300 | ns | | | | 400 kHz | | | 300 | | | TTWSI_ | Clock High Period | 100 kHz | 4000 | | | ns | | HIGH | | 400 kHz | 600 | | | | | TTWSI_ | Clock Low Period | 100 kHz | 4700 | | | ns | | LOW | | 400 kHz | 1300 | | | | | TTWSI_ | = | 100 kHz | 4700 | | | ns | | SU:STA | | 400 kHz | 600 | | | | | TTWSI_ | Start Condition Hold Time | 100 kHz | 4000 | | | ns | | HD:STA | W. C. | 400 kHz | 600 | | | | | TTWSI_ | Stop Condition Setup Time | 100 kHz | 4000 | | | ns | | SU:STO | | 400 kHz | 600 | | | XX | | TTWSI_ | Data in Setup Time | 100 kHz | 250 | | 207 | ns | | SU:DAT | | 400 kHz | 100 | | 1010 | · | | TTWSI_ | Data in Hold Time | 100 kHz | 300 | | | ns | | HD:DAT | | 400 kHz | 300 | 65 | <i>(</i> ), | | | TTWSI_ | Bus Free Time | 100 kHz | 4700 | | ) | ns | | BUF | | 400 kHz | 1300 | 10.4 | | | | TTWSI_ | SCL Low to SDA Data Out | 100 kHz | 40 | | 200 | ns | | DLY | Valid | 400 kHz | 40 | V1 | 200 | | Figure 75: Two-Wire Serial Interface Timing Copyright © 2004 Marvell MARVELL CONFIDENTIAL Doc. No. MV-S100649-00, Rev. F # 4.15.3 JTAG Timing (Over full range of values listed in the Recommended Operating Conditions unless otherwise specified) | Symbol | Parameter | Condition | Min | Тур | Max | Units | |----------------------|-------------------------------|-----------|-----|-----|-----|-------| | T <sub>P_TCK</sub> | TCK Period | 2/2 | 40 | | | ns | | T <sub>H_TCK</sub> | TCK High | | 12 | | | ns | | T <sub>L_TCK</sub> | TCK Low | 54 | 12 | | | ns | | T <sub>SU_TDI</sub> | TDI, TMS to TCK Setup<br>Time | | 10 | | | ns | | T <sub>HD_TDI</sub> | TDI, TMS to TCK Hold<br>Time | <b>9</b> | 10 | | | ns | | T <sub>DLY_TDO</sub> | TCK to TDO Delay | | 0 | | 15 | ns | Figure 76: JTAG Timing ### 4.16 IEEE AC Transceiver Parameters IEEE tests are typically based on templates and cannot simply be specified by number. For an exact description of the templates and the test conditions, refer to the IEEE specifications: - -10BASE-T IEEE 802.3 Clause 14-2000 - -100BASE-TX ANSI X3.263-1995 - -1000BASE-T IEEE 802.3ab Clause 40 Section 40.6.1.2 Figure 40-26 shows the template waveforms for transmitter electrical specifications. (Over full range of values listed in the Recommended Operating Conditions unless otherwise specified) | Symbol | Parameter | Pins | Condition | Min | Тур | Max | Units | |------------------------------------------------------|--------------------------|----------|------------|-----|-----|------|----------------------| | T <sub>RISE</sub> | Rise time | MDI[1:0] | 100BASE-TX | 3.0 | 4.0 | 5.0 | ns | | T <sub>FALL</sub> | Fall Time | MDI[1:0] | 100BASE-TX | 3.0 | 4.0 | 5.0 | ns | | T <sub>RISE</sub> /<br>T <sub>FALL</sub><br>Symmetry | 0 | MDI[1:0] | 100BASE-TX | 0 | | 0.5 | ns | | DCD | Duty Cycle<br>Distortion | MDI[1:0] | 100BASE-TX | 0 | | 0.51 | ns,<br>peak-<br>peak | | Transmit<br>Jitter | | MDI[1:0] | 100BASE-TX | 0 | | 1.4 | ns,<br>peak-<br>peak | <sup>1.</sup> ANSI X3.263-1995 Figure 9-3 # Section 5. Package Mechanical Dimensions # 5.1 117-pin TFBGA Package (All dimensions in mm.) MARVELL CONFIDENTIAL Table 114: 117-Pin TFBGA Package Dimensions | | Dimensio | ns in mm | | | | | |--------|-------------|----------|-------|--|--|--| | Symbol | MIN | NOM | MAX | | | | | А | -11-2 | | 1.54 | | | | | A1 | 0.40 | 0.50 | 0.60 | | | | | A2 | 0.84 | 0.89 | 0.94 | | | | | С | 0.32 | 0.36 | 0.40 | | | | | D | 9.90 | 10.00 | 10.10 | | | | | E | 13.90 | 14.00 | 14.10 | | | | | D1 | <b>/</b> ^^ | 8.00 | | | | | | *E1 | | 12.00 | | | | | | е | | 1.00 | | | | | | b | 0.50 | 0.60 | 0.70 | | | | | aaa | | 0.20 | | | | | | bbb | | 0.25 | | | | | | ссс | 0.35 | | | | | | | ddd | 0.15 | | | | | | | MD/ME | | | | | | | ### NOTE: - 1. CONTROLLING DIMENSION: MILLIMETER. - 2. PRIMARY DATUM C AND SEATING PLANE ARE DEFINED BY THE SPHERICAL CROWNS OF THE SOLDER BALLS. - 3. DIMENSION 6 IS MEASURED AT THE MAXIMUM SOLDER BALL DIAMETER, PARALLEL TO PRIMARY DATUM C. # 5.2 96-pin BCC Package - Top View # 5.3 96-Pin BCC Package - Bottom View # 5.4 128-Pin PQFP Package # Section 6. Order Information # 6.1 Ordering Part Numbers and Package Markings Figure 77 shows the ordering part numbering scheme for the 88E1111 devices. Contact Marvell FAEs or sales representatives for complete ordering information. Figure 77: Sample Part Number Table 115: 88E1111 Part Order Options - Lead-free Package | Package Type | Part Order Number | |------------------------------------|---------------------| | 88E1111 117-pin TFBGA - Commercial | 88E1111-XX-BAB1C000 | | 88E1111 117-pin TFBGA - Industrial | 88E1111-XX-BAB1I000 | | 88E1111 96-pin BCC - Commercial | 88E1111-XX-CAA1C000 | | 88E1111 128-pin PQFP - Commercial | 88E1111-XX-RCJ1C000 | Table 116: 88E1111 Part Order Options - Non Lead-free Package | Package Type | Part Order Number | |------------------------------------|---------------------| | 88E1111 117-pin TFBGA - Commercial | 88E1111-XX-BAB-C000 | | 88E1111 117-pin TFBGA - Industrial | 88E1111-XX-BAB-I000 | | 88E1111 96-pin BCC - Commercial | 88E1111-XX-CAA-C000 | | 88E1111 128-pin PQFP - Commercial | 88E1111-XX-RCJ-C000 | Copyright © 2004 Marvell Figure 78 is an example of the package marking and pin 1 location for the 88E1111 117-pin TFBGA Commercial package. Figure 78: 88E1111 117-pin TFBGA Commercial Package Marking and Pin 1 Location Note: The above example is not drawn to scale. Location of markings is approximate. Figure 79 is an example of the package marking and pin 1 location for the 88E1111 117-pin TFBGA Industrial package. Figure 79: 88E1111 117-pin TFBGA Industrial Package Marking and Pin 1 Location Note: The above example is not drawn to scale. Location of markings is approximate. Figure 80 is an example of the package marking and pin 1 location for the 88E1111 96-pin BCC Commercial package. Figure 80: 88E1111 96-pin BCC Commercial Package Marking and Pin 1 Location Note: The above example is not drawn to scale. Location of markings is approximate. Figure 81 is an example of the package marking and pin 1 location for the 88E1111 128-pin PQFP Commercial package. Figure 81: 88E1111 128-pin PQFP Commercial Package Marking and Pin 1 Location Note: The above example is not drawn to scale. Location of markings is approximate. #### MOVING FORWARD FASTER® #### Marvell Semiconductor, Inc. 700 First Avenue Sunnyvale, CA 94089 Phone 408.222.2500 Fax 408.752.9028 www.marvell.com CONFIDENTIA #### **US and Worldwide Offices** #### Marvell Semiconductor, Inc. 700 First Avenue Sunnyvale, CA 94089 Tel: 1.408.222.2500 Fax: 1.408.752.9028 Marvell Asia Pte, Ltd. 151 Lorong Chuan, #02-05 New Tech Park Singapore 556741 Tel: 65.6756.1600 Fax: 65.6756.7600 Marvell Japan K.K. Shinjuku Center Bldg. 50F 1-25-1, Nishi-Shinjuku, Shinjuku-ku Tokyo 163-0650 Tel: 81.(0).3.5324.0355 Fax: 81.(0).3.5324.0354 Marvell Semiconductor Israel, Ltd. Moshav Manof D.N. Misgav 20184 Tel: 972.4.999.9555 Fax: 972.4.999.9574 ### **Worldwide Sales Offices** #### Western US Sales Office #### Marvell 700 First Avenue Sunnyvale, CA 94089 Tel: 1.408.222.2500 Fax: 1.408.752.9028 Sales Fax: 1.408.752.9029 #### Central US Sales Office #### Marvell 11709 Boulder Lane, Ste. #220 Austin, TX 78726 Tel: 1.512.336.1551 Fax: 1.512.336.1552 #### Eastern US/Canada Sales Office #### Marvell Parlee Office Park 1 Meeting House Road, Suite 1 Chelmsford, MA 01824 Tel: 978 250-0588 Fax: 978 250-0589 ### **Europe Sales Office** #### Marvell 3 Clifton Court Corner Hall Hemel Hempstead Hertfordshire, HP3 9XY United Kingdom Tel: 44.(0).1442.211668 Fax: 44.(0).1442.211543 ### Marvell Fagerstagatan 4 163 08 Spanga Stockholm, Sweden Tel: 46.16.146348 Fax: 46.16.482425 #### Marvell 5 Rue Poincare 56400 Le Bono France Tel: 33.297.579697 Fax: 33.297.578933 #### Israel Sales Office #### Marvell Ofek Center Bldg. 2, Floor 2 Northern Industrial Zone LOD 71293 Israel Tel: 972.8.924.7555 Fax: 972.8.924.7554 #### **China Sales Office** #### Marvell 5J, 1800 Zhong Shan West Road Shanghai, China 200233 Tel: 86.21.6440.1350 Fax: 86.21.6440.0799 #### Japan Sales Office ### Marvell Helios Kannai Bldg. 12F 3-21-2 Motohama-cho, Naka-ku Yokohama, Kanagawa Japan 231-0004 Tel: 81.45.222.8811 Fax: 81.45.222.8812 2FI., No. 1, Alley 20, Lane 407 Ti-Ding Blvd., Nei Hu District Taipei, Taiwan 114, R. O. C Tel: (886-2).7720.5700 FAX: (886-2).7720.5707 For more information, visit our website ww.marvell.com