# TLC5620C, TLC5620I **QUADRUPLE 8-BIT DIGITAL-TO-ANALOG CONVERTERS** SLAS081E - NOVEMBER 1994 - REVISED NOVEMBER 2001 **GND** [ REFA 2 REFB∏ 3 REFC ¶ 4 REFD 5 DATA 6 CLK ∏ 7 N OR D PACKAGE (TOP VIEW) 14 🛮 V<sub>DD</sub> 13 LDAC 12 DACA 11 DACB 10 ∏ DACC 9 DACD 8∏LOAD - Four 8-Bit Voltage Output DACs - 5-V Single-Supply Operation - **Serial Interface** - **High-Impedance Reference Inputs** - **Programmable 1 or 2 Times Output Range** - Simultaneous Update Facility - **Internal Power-On Reset** - **Low-Power Consumption** - **Half-Buffered Output** ### applications - **Programmable Voltage Sources** - **Digitally Controlled Amplifiers/Attenuators** - **Mobile Communications** - **Automatic Test Equipment** - **Process Monitoring and Control** - **Signal Synthesis** # description The TLC5620C and TLC5620I are quadruple 8-bit voltage output digital-to-analog converters (DACs) with buffered reference inputs (high impedance). The DACs produce an output voltage that ranges between either one or two times the reference voltages and GND, and the DACs are monotonic. The device is simple to use, running from a single supply of 5 V. A power-on reset function is incorporated to ensure repeatable start-up conditions. Digital control of the TLC5620C and TLC5620I are over a simple three-wire serial bus that is CMOS compatible and easily interfaced to all popular microprocessor and microcontroller devices. The 11-bit command word comprises eight bits of data, two DAC-select bits, and a range bit, the latter allowing selection between the times 1 or times 2 output range. The DAC registers are double buffered, allowing a complete set of new values to be written to the device, then all DAC outputs are updated simultaneously through control of LDAC. The digital inputs feature Schmitt triggers for high noise immunity. The 14-terminal small-outline (D) package allows digital control of analog functions in space-critical applications. The TLC5620C is characterized for operation from 0°C to 70°C. The TLC5620I is characterized for operation from -40°C to 85°C. The TLC5620C and TLC5620I do not require external trimming. #### **AVAILABLE OPTIONS** | PACKAGE | | | | | | | | |---------------|----------------------|--------------------|--|--|--|--|--| | TA | SMALL OUTLINE<br>(D) | PLASTIC DIP<br>(N) | | | | | | | 0°C to 70°C | TLC5620CD | TLC5620CN | | | | | | | -40°C to 85°C | TLC5620ID | TLC5620IN | | | | | | Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. # functional block diagram # **Terminal Functions** | TERMINAL | | 1/0 | DESCRIPTION | | | | | | |----------|-----|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | NAME | NO. | 1/0 | DESCRIPTION | | | | | | | CLK | 7 | I | Serial interface clock. The input digital data is shifted into the serial interface register on the falling edge of the clock applied to the CLK terminal. | | | | | | | DACA | 12 | 0 | DAC A analog output | | | | | | | DACB | 11 | 0 | DAC B analog output | | | | | | | DACC | 10 | 0 | DAC C analog output | | | | | | | DACD | 9 | 0 | DAC D analog output | | | | | | | DATA | 6 | I | Serial interface digital data input. The digital code for the DAC is clocked into the serial interface register serially. Each data bit is clocked into the register on the falling edge of the clock signal. | | | | | | | GND | 1 | ı | Ground return and reference terminal | | | | | | | LDAC | 13 | I | Load DAC. When the LDAC signal is high, no DAC output updates occur when the input digital data is read into the serial interface. The DAC outputs are only updated when LDAC is taken from high to low. | | | | | | | LOAD | 8 | I | Serial Interface load control. When LDAC is low, the falling edge of the LOAD signal latches the digital data into the output latch and immediately produces the analog voltage at the DAC output terminal. | | | | | | | REFA | 2 | ı | Reference voltage input to DAC A. This voltage defines the output analog range. | | | | | | | REFB | 3 | ı | Reference voltage input to DAC B. This voltage defines the output analog range. | | | | | | | REFC | 4 | ı | Reference voltage input to DAC C. This voltage defines the output analog range. | | | | | | | REFD | 5 | Ī | Reference voltage input to DAC D. This voltage defines the output analog range. | | | | | | | $V_{DD}$ | 14 | I | Positive supply voltage | | | | | | # detailed description The TLC5620 is implemented using four resistor-string DACs. The core of each DAC is a single resistor with 256 taps, corresponding to the 256 possible codes listed in Table 1. One end of each resistor string is connected to the GND terminal and the other end is fed from the output of the reference input buffer. Monotonicity is maintained by use of the resistor strings. Linearity depends upon the matching of the resistor elements and upon the performance of the output buffer. Since the inputs are buffered, the DACs always present a high-impedance load to the reference source. Each DAC output is buffered by a configurable-gain output amplifier that can be programmed to times 1 or times 2 gain. On power up, the DACs are reset to CODE 0. Each output voltage is given by: $$V_O(DACA|B|C|D) = REF \times \frac{CODE}{256} \times (1 + RNG \text{ bit value})$$ where CODE is in the range 0 to 255 and the range (RNG) bit is 0 or 1 within the serial control word. | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | OUTPUT VOLTAGE | |----|----|----|----|----|----|----|----|-------------------------| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | GND | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | (1/256) × REF (1+RNG) | | • | • | • | • | • | • | • | • | • | | • | • | • | • | • | • | • | • | • | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | (127/256) × REF (1+RNG) | | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | (128/256) × REF (1+RNG) | | • | • | • | • | • | • | • | • | • | | | • | • | • | • | • | • | • | • | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | (255/256) × REF (1+RNG) | **Table 1. Ideal Output Transfer** #### data interface With LOAD high, data is clocked into the DATA terminal on each falling edge of CLK. Once all data bits have been clocked in, LOAD is pulsed low to transfer the data from the serial input register to the selected DAC as shown in Figure 1. When LDAC is low, the selected DAC output voltage is updated when LOAD goes low. When LDAC is high during serial programming, the new value is stored within the device and can be transferred to the DAC output at a later time by pulsing LDAC low as shown in Figure 2. Data is entered most significant bit (MSB) first. Data transfers using two 8-clock cycle periods are shown in Figures 3 and 4. Figure 1. LOAD-Controlled Update (LDAC = Low) Figure 2. LDAC-Controlled Update Figure 3. Load-Controlled Update Using 8-Bit Serial Word (LDAC = Low) Figure 4. LDAC-Controlled Update Using 8-Bit Serial Word Table 2 lists the A1 and A0 bits and the selection of the updated DACs. The RNG bit controls the DAC output range. When RNG = low, the output range is between the applied reference voltage and GND, and when RNG = high, the range is between twice the applied reference voltage and GND. **Table 2. Serial Input Decode** | A1 | A0 | DAC UPDATED | |----|----|-------------| | 0 | 0 | DACA | | 0 | 1 | DACB | | 1 | 0 | DACC | | 1 | 1 | DACD | ### linearity, offset, and gain error using single-end supplies When an amplifier is operated from a single supply, the voltage offset can still be either positive or negative. With a positive offset voltage, the output voltage changes on the first code change. With a negative offset the output voltage may not change with the first code depending on the magnitude of the offset voltage. The output amplifier attempts to drive the output to a negative voltage. However, because the most negative supply rail is ground, the output cannot drive below ground and clamps the output at 0 V. The output voltage then remains at zero until the input code value produces a sufficient positive output voltage to overcome the negative offset voltage, resulting in the transfer function shown in Figure 5. Figure 5. Effect of Negative Offset (Single Supply) This offset error, not the linearity error, produces this breakpoint. The transfer function would have followed the dotted line if the output buffer could drive below ground. For a DAC, linearity is measured between zero-input code (all inputs 0) and full-scale code (all inputs 1) after offset and full scale are adjusted out or accounted for in some way. However, single-supply operation does not allow for adjustment when the offset is negative due to the breakpoint in the transfer function. So the linearity is measured between full-scale code and the lowest code that produces a positive output voltage. The code is calculated from the maximum specification for the negative offset voltage. # equivalent inputs and outputs # absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage (V <sub>DD</sub> – GND) | | |-----------------------------------------------------------------|--------------------------------------| | Digital input voltage range | | | Reference input voltage range, V <sub>ID</sub> | GND – 0.3 V to $V_{DD}^{-1}$ + 0.3 V | | Operating free-air temperature range, T <sub>A</sub> : TLC5620C | 0°C to 70°C | | TLC5620I | –40°C to 85°C | | Storage temperature range, T <sub>stg</sub> | –50°C to 150°C | | Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds | 260°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. # recommended operating conditions | | | MIN | NOM | MAX | UNIT | |-----------------------------------------------------------------------------------------|-------------------|---------------------|-----|----------------------|------| | Supply voltage, V <sub>DD</sub> | | 4.75 | | 5.25 | V | | High-level input voltage, VIH | | 0.8 V <sub>DD</sub> | | | V | | Low-level input voltage, V <sub>IL</sub> | | | | 0.8 | V | | Reference voltage, V <sub>ref</sub> [A B C D] | | | | V <sub>DD</sub> −1.5 | V | | Analog full-scale output voltage, $R_L$ = 10 $k\Omega$ | | | 3.5 | | V | | Load resistance, R <sub>L</sub> | | 10 | | | kΩ | | Setup time, data input, t <sub>SU(DATA-CLK)</sub> (see Figures 1 and 2) | | | | | ns | | Valid time, data input valid after CLK↓, t <sub>V(DATA-CLK)</sub> (see Figures 1 and 2) | | | | | ns | | Setup time, CLK eleventh falling edge to LOAD, t <sub>Su(CLK-LOAD)</sub> (see Figure 1) | | | | | ns | | Setup time, LOAD↑ to CLK↓, t <sub>Su(LOAD-CLK</sub> | () (see Figure 1) | 50 | | | ns | | Pulse duration, LOAD, tw(LOAD) (see Figure | e 1) | 250 | | | ns | | Pulse duration, LDAC, tw(LDAC) (see Figure | 2) | 250 | | | ns | | Setup time, LOAD↑ to LDAC↓, t <sub>SU(LOAD-LDAC)</sub> (see Figure 2) | | | | | ns | | CLK frequency | | | | 1 | MHz | | On anothing from a sinterpretation. T | TLC5620C | 0 | | 70 | °C | | Operating free-air temperature, T <sub>A</sub> | TLC5620I | -40 | | 85 | °C | # electrical characteristics over recommended operating free-air temperature range, $V_{DD}$ = 5 V $\pm$ 5%, $V_{ref} = 2 V_{ref} \times 1$ gain output range (unless otherwise noted) | | PARAMETER | TEST | CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------|------------------------------------------|-------------------------|------------------------|-----|-----|------|-------| | lн | High-level input current | $V_I = V_{DD}$ | $V_I = V_{DD}$ | | | ±10 | μΑ | | I <sub>I</sub> L | Low-level input current | V <sub>I</sub> = 0 V | | | | ±10 | μΑ | | I <sub>O(sink)</sub> | Output sink current | Each DAC ou | itorit | 20 | | | μΑ | | I <sub>O(source)</sub> | Output source current | Each DAC 00 | npui | 2 | | | mA | | C. | Input capacitance | | | | 15 | | n.E | | Ci | Reference input capacitance | | | | 15 | | pF | | $I_{DD}$ | Supply current | V <sub>DD</sub> = 5 V | | | | 2 | mA | | I <sub>ref</sub> | Reference input current | $V_{DD} = 5 V$ , | V <sub>ref</sub> = 2 V | | | ±10 | μΑ | | EL | Linearity error (end point corrected) | $V_{ref} = 2 V$ , | ×2 gain (see Note 1) | | | ±1 | LSB | | E <sub>D</sub> | Differential-linearity error | $V_{ref} = 2 V$ , | ×2 gain (see Note 2) | | | ±0.9 | LSB | | EZS | Zero-scale error | $V_{ref} = 2 V$ , | ×2 gain (see Note 3) | 0 | | 30 | mV | | | Zero-scale-error temperature coefficient | V <sub>ref</sub> = 2 V, | ×2 gain (see Note 4) | | 10 | | μV/°C | | E <sub>FS</sub> | Full-scale error | V <sub>ref</sub> = 2 V, | ×2 gain (see Note 5) | | | ±60 | mV | | | Full-scale-error temperature coefficient | V <sub>ref</sub> = 2 V, | ×2 gain (see Note 6) | | ±25 | | μV/°C | | PSRR | Power-supply rejection ratio | See Notes 7 | See Notes 7 and 8 | | 0.5 | | mV/V | - NOTES: 1. Integral nonlinearity (INL) is the maximum deviation of the output from the line between zero and full scale (excluding the effects of zero code and full-scale errors). - 2. Differential nonlinearity (DNL) is the difference between the measured and ideal 1 LSB amplitude change of any two adjacent codes. Monotonic means the output voltage changes in the same direction (or remains constant) as a change in the digital input code. - 3. Zero-scale error is the deviation from zero voltage output when the digital input code is zero. - 4. Zero-scale-error temperature coefficient is given by: $ZSETC = [ZSE(T_{max}) ZSE(T_{min})]/V_{ref} \times 10^{6}/(T_{max} T_{min}).$ - Full-scale error is the deviation from the ideal full-scale output (V<sub>ref</sub> 1 LSB) with an output load of 10 kΩ. Full-scale-error temperature coefficient is given by: FSETC = [FSE(T<sub>max</sub>) FSE (T<sub>min</sub>)]/V<sub>ref</sub> × 10<sup>6</sup>/(T<sub>max</sub> T<sub>min</sub>). - 7. Zero-scale-error rejection ratio (ZSE RR) is measured by varying the V<sub>DD</sub> from 4.5 V to 5.5 V dc and measuring the proportion of this signal imposed on the zero-code output voltage. - 8. Full-scale-error rejection ratio (FSE RR) is measured by varying the V<sub>DD</sub> from 4.5 V to 5.5 V dc and measuring the proportion of this signal imposed on the full-scale output voltage. # operating characteristics over recommended operating free-air temperature range, $V_{DD}$ = 5 V $\pm$ 5%, $V_{ref} = 2 V, \times 1$ gain output range (unless otherwise noted) | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------------|----------------------------------------------------------------------|-----|-----|-----|------| | Output slew rate | $C_L = 100 \text{ pF}, R_L = 10 \text{ k}\Omega$ | | 1 | | V/μs | | Output settling time | To $\pm 0.5$ LSB, $C_L = 100$ pF, $R_L = 10$ k $\Omega$ , See Note 9 | | 10 | | μs | | Large-signal bandwidth | Measured at -3 dB point | | 100 | | kHz | | Digital crosstalk | CLK = 1-MHz square wave measured at DACA-DACD | | -50 | | dB | | Reference feedthrough | See Note 10 | | -60 | | dB | | Channel-to-channel isolation | See Note 11 | | -60 | | dB | | Reference input bandwidth | See Note 12 | | 100 | | kHz | - NOTES: 9. Settling time is the time between a LOAD falling edge and the DAC output reaching full scale voltage within +/-0.5 LSB starting from an initial output voltage equal to zero. - 10. Reference feedthrough is measured at any DAC output with an input code = 00 hex with a V<sub>ref</sub> input = 1 V dc + 1 V<sub>pp</sub> at 10 kHz. - 11. Channel-to-channel isolation is measured by setting the input code of one DAC to FF hex and the code of all other DACs to 00 hex with $V_{ref}$ input = 1 V dc + 1 $V_{pp}$ at 10 kHz. - 12. Reference bandwidth is the -3 dB bandwidth with an input at V<sub>ref</sub> = 1.25 V dc + 2 V<sub>pp</sub> and with a full-scale digital-input code. ### PARAMETER MEASUREMENT INFORMATION Figure 6. Slew, Settling Time, and Linearity Measurements ### **TYPICAL CHARACTERISTICS** #### POSITIVE RISE AND SETTLING TIME Figure 7 ### **NEGATIVE FALL AND SETTLING TIME** Figure 8 #### TYPICAL CHARACTERISTICS Figure 9 Figure 12 # **TYPICAL CHARACTERISTICS** # **APPLICATION INFORMATION** NOTE A: Resistor R $\geq$ 10 k $\Omega$ Figure 15. Output Buffering Scheme #### **MECHANICAL DATA** # D (R-PDSO-G\*\*) #### 14 PIN SHOWN ## PLASTIC SMALL-OUTLINE PACKAGE NOTES: A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15). - D. Four center pins are connected to die mount pad. - E. Falls within JEDEC MS-012 # **MECHANICAL DATA** # N (R-PDIP-T\*\*) ## **16 PIN SHOWN** ### PLASTIC DUAL-IN-LINE PACKAGE NOTES: A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Falls within JEDEC MS-001 (20-pin package is shorter than MS-001) #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third—party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265 This datasheet has been download from: www.datasheetcatalog.com Datasheets for electronics components.