## Introduction

In the field of DVM design, three areas are being addressed with vigor: size, power dissipation, and novelty. The handheld portable multimeter has gained in popularity since low power dissipation devices enabled battery operation, LSI A/D converters reduced IC count, and novelties such as conductance, automatic range scaling, and calculating were included to entice the user.

This application note describes a technique for auto-ranging a battery operated DVM suitable for panel meter applications. Also, circuit ideas will be presented for conductance and resistance measurement, 9V battery and 5 V supply operations, and current measurement.

## Auto Ranging Circuitry

The control signals necessary for auto-ranging are overrange, under-range, and clock. The over-range and underrange inputs control the direction of a scale shift, becoming active at the completion of an invalid conversion and remaining active until a valid conversion occurs. The clock input controls the timing of a scale shift. This signal should occur only once per conversion cycle, during a time window which will not upset an ongoing conversion and must be disabled after valid conversions.

In the circuit of Figure 1, inverted over-range ( $\overline{O / R}$ ) and under-range ( $\overline{\mathrm{U} / \mathrm{R}}$ ) are generated by detecting the display reading. The ICL7106 turns the most significant digit on and blanks the rest to indicate an over-range. An under-range occurs if the display reads less than 0100. $\mathrm{R}_{1} \mathrm{C}_{1}$ and $\mathrm{R}_{2} \mathrm{C}_{2}$ are required to deglitch $\overline{O / R}$ and $\overline{U / R}$.
The next step in the logic disables $\overline{O / R}$ and $\overline{U / R}$ prior to shifting into nonexistent ranges. $\overline{O / R}$ is disabled when in the 200 V range, while $\overline{\mathrm{U} / \mathrm{R}}$ is disabled when in the 200 mV range.

The next level of gating disables the clock if the conditions are as described above and a valid conversion state exists. Clock is enabled only when a range shift is called for and there exists a valid range to shift into.

The CD4029 is a four bit up/down counter, used as a register to hold the present state and as a counter to shift the scale as directed by the control inputs. The CD4028 is a BCD to decimal decoder interfacing the CD4029 and ladder switches. An additional exclusive OR gate package is added to drive the appropriate decimal point.

## Input Divider Network

A simplified drawing of the divider network is shown in Figure 2. This configuration was chosen for simplicity and implementation using analog switches. The low leakage ID101s are used for input protection, and the second set of switches to IN LO reduces the net error due to switch resistance. This can be seen calculating IN HI and IN LO voltages for the two equivalent circuits.

For equivalent circuit $A$,
$V_{\text {MEAS }}=V_{I N H I}=\left(\frac{R_{S}+R / K}{R_{S}+R+R / K}\right) V_{I N}$
where $R_{S}=$ switch resistance, $R=$ input resistance $(1 \mathrm{M} \Omega)$, and $1+\mathrm{K}$ is the desired divider ratio.

Ideally $\mathrm{V}_{\mathrm{INHI}}$ should be
$V_{\text {IDEAL }}=\left(\frac{R / K}{R / K+R}\right) V_{I N}=\left(\frac{1}{1+K}\right) V_{I N}$
Therefore the percent error is:

$$
\begin{equation*}
\left[\frac{\text { Ideal-Actual }}{\text { Ideal }}\right] 100, \tag{EQ.3}
\end{equation*}
$$

or $\left(1-(1+K) \frac{R_{S}+R / K}{R_{S}+R / K+R}\right) 100$
The worst case error occurs at $(1+K)=1000$. For this example, the error due to a 1 kW switch resistance is $99.7 \%$.
IN HI for equivalent circuit B is the same as Equation 1. However, IN LO for circuit B is:
$\left(\frac{R_{S}}{R_{S}+R+R / K}\right) V_{I N}$,
and combining Equations (1) and (5)

$$
\begin{equation*}
V_{M E A S}=V_{I N H I}-V_{I N L O}=\left(\frac{R / K}{R_{S}+R+R / K}\right) V_{I N} \tag{EQ.6}
\end{equation*}
$$

The percent error is equal to:
$\left(1-(1+K) \frac{R / K}{R+R_{S}+R / K}\right) 100$
Using the same values for $R_{S}$, (1+K), and $R$, the worst case error is $0.1 \%$. This error can be further improved if lower $r_{\mathrm{DS}(\mathrm{ON})}$ switches are used. From the results calculated above, the worst case conversion error due to switch resistance will be one count of the least significant digit for a full scale input, and a slight adjustment to R itself will correct the remaining error on all scales.



COUNTER



FIGURE 1. AUTO RANGING CIRCUITRY


FIGURE 2. INPUT DIVIDER NETWORK

## Ranging Clock Circuit

Two N-Channel MOSFETs, a PNP transistor and a handful of passive components combine to generate the clock signal used to gate the auto-ranging logic. A closer look at the inner workings of the ICL7106 will help clarify the discussion of this circuit. The analog section of the ICL7106 is shown in Figure 3.

It can be shown that $\mathrm{C}_{\text {REF }}$ low (pin 33 of ICL7106) will sit at $-V_{\text {REF }}$ for $\mathrm{DE}+$ and at common for DE-, with DE + designating the deintegrate phase for a positive input signal and DE- referring to a negative input signal. During the autozero phase, $\mathrm{C}_{\text {REF }}$ low is tied to an external reference through pin 35, which in Figure 1 is $\mathrm{V}_{\text {REF }}$ below the positive supply. The net result is that $\mathrm{C}_{\text {REF }}$ low is above COMMON during auto-zero, is left to float during signal integrate, and is at or below COMMON during deintegrate. $R_{8}$ and $D_{1}$ are added externally to pull $\mathrm{C}_{\text {REF }}$ to COMMON during integrate, with $Q_{2}$ and $R_{1}$ included to speed this action. The signal at $\mathrm{C}_{\text {REF }}$ low is now a square wave that is high during auto-zero and low at all other times. $Q_{1}$ and $Q_{3}$ amplify and level shift this waveform for logic level compatibility. This clock signal is
gated through $D_{2}$ and controls the timing of the auto-ranging circuitry. $\mathrm{C}_{3}$ is added to delay the clock, eliminating disparity with $\overline{O / R}$ and $\overline{U / R}$ (see Figure 4 for timing diagram).


FIGURE 3. ANALOG SECTION OF ICL7106


FIGURE 4. TIMING DIAGRAM

## Supply Requirements

The circuit of Figure 1 operates on a standard 9V transistor battery. CMOS logic and a CMOS A/D converter (ICL7106) are used to extend battery life; the approximate power drain for this circuit is 8 mW . The circuit in Figure 5 can also be added to detect low supply voltage.

The circuit of Figure 6 can be used to generate $\pm 5 \mathrm{~V}$ from a single 5 V supply. The ICL7660 is a voltage converter which takes a 5 V input and produces a -5 V output. With respect to common mode signals, the circuit of Figure 1 will have infinite common mode handling capability if operated from a floating 9V battery. However, if powered by a fixed supply such as in Figure 6, the common mode capability of the
converter will be limited to approximately $\pm 2 \mathrm{~V}$, if COMMON is disconnected from $-\mathrm{V}_{\mathrm{IN}}$.


FIGURE 5. LOW VOLTAGE DETECTOR


FIGURE 6. GENERATING $\pm 5 \mathrm{~V}$ FROM +5 V

## Resistance, Transconductance and Current Circuits

The purpose of this section is to show the simplicity of measuring transconductance ( $1 / R$ ) and resistance with the ICL7106. The circuit of Figure 7 requires only one precision resistor per decade range of interest. The conversion output is described by the formula:

$$
\begin{equation*}
\left(\frac{R_{X}}{R_{S T D}}\right) 1000 \tag{EQ.8}
\end{equation*}
$$



FIGURE 7. TRANSCONDUCTANCE AND RESISTANCE MEASUREMENT

For transconductance measurement, merely switch RSTD and $R_{X}$. This scheme makes the measurement of large resistors, in conductance form, convenient and easy. This is also convenient for leakage measurements.

A simple current meter can be built using the circuit of Figure 8. The low leakage of the ICL7106 (10pA/max) makes possible the measurement of currents in the mid pico-Amp range. However, the switch leakage current will limit the accuracy of the resistor network and may degrade converter resolution.


FIGURE 8. CURRENT METER

## Using the ICL7126 and ICL7107

With a few modifications, the circuit of Figure 1 can easily be adapted for use with either the low power ICL7126 or the ICL7107. Using the ICL7126 simply requires a change in the values of the integrating and auto-zero components. Refer to the ICL7126 data sheet for details.

The ICL7107 is an LED version of the ICL7106, and is a bit trickier to use in this application. First the over-range/underrange logic must be changed slightly. Simply replace the quad exclusive-NOR with an LM339; connect the outputs, as before, to the CD4023 triple 3-input NAND. Second, the ICL7107 requires +5 V and -5 V rather than the +9 V battery used in Figure 1. If battery operation is desired, the negative supply can be derived from 4 Ni -Cad cells in series and an ICL7660 (see Figure 9). Note that both supplies float with respect to the input terminals. (Logic supplies are $\mathrm{V}+$ and DIG. GND.)


FIGURE 9. CIRCUIT FOR DEVELOPING UNDERRANGE AND OVERRANGE SIGNALS FROM ICL7107 OUTPUTS. THE LM339 IS REQUIRED TO ENSURE LOGIC COMPATIBILITY WITH HEAVY DISPLAY LOADING

All Intersil semiconductor products are manufactured, assembled and tested under ISO9000 quality systems certification.
Intersil semiconductor products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see web site http://www.intersil.com
Sales Office Headquarters

Intersil Corporation
P. O. Box 883, Mail Stop 53-204

Melbourne, FL 32902
TEL: ( 321) 724-7000
FAX: ( 321) 724-7240

EUROPE
Intersil SA
Mercure Center
100, Rue de la Fusee
1130 Brussels, Belgium
TEL: (32) 2.724.2111
FAX: (32) 2.724.22.05

## ASIA

Intersil (Taiwan) Ltd.
7F-6, No. 101 Fu Hsing North Road
Taipei, Taiwan
Republic of China
TEL: (886) 227169310
FAX: (886) 227153029

