# ST14C02C # Memory Card IC 2 Kbit (256 x 8) Serial I2C Bus EEPROM - Single Supply Voltage (3 V to 5.5 V) - Two Wire I<sup>2</sup>C Serial Interface - BYTE and MULTBYTE WRITE (up to 4 Bytes) - PAGE WRITE (up to 8 Bytes) - BYTE, RANDOM and SEQUENTIAL READ Modes - Self-Timed Programming Cycle - Automatic Address Incrementing - Enhanced ESD/Latch-Up Behavior - 1 Million Erase/Write Cycles (minimum) - 10 Year Data Retention (minimum) # **DESCRIPTION** This device is an electrically erasable programmable memory (EEPROM) fabricated with STMicroelectronics's High Endurance, Advanced Polysilicon, CMOS technology. This guarantees an endurance typically well above one million Erase/Write cycles, with a data retention of 10 years. The memory operates with a power supply as low as 3 V. The device is available in wafer form (either sawn or unsawn) and in micromodule form (on film). The memory is compatible with the $I^2C$ standard. This is a two wire serial interface that uses a bi-directional data bus and serial clock. The memory carries a built-in 7-bit unique Device Type Identifier code (1010000) in accordance with the $I^2C$ bus definition. Only one memory can be attached to each $I^2C$ bus. **Table 1. Signal Names** | | • | |------|--------------------------------------| | SDA | Serial Data/Address Input/<br>Output | | SCL | Serial Clock | | MODE | Write Mode | | Vcc | Supply Voltage | | GND | Ground | Figure 1. Logic Diagram DS.ST14C02C/9811V2 1/12 Figure 2. D15 Contact Connections Figure 3. D20 Contact Connections The memory behaves as a slave device in the I<sup>2</sup>C protocol, with all memory operations synchronized by the serial clock. Read and write operations are initiated by a START condition, generated by the bus master. The START condition is followed by the Device Select Code which is composed of a stream of 7 bits (1010000), plus one read/write bit (R/W) and is terminated by an acknowledge bit. When writing data to the memory, the memory inserts an acknowledge bit during the 9<sup>th</sup> bit time, following the bus master's 8-bit transmission. When data is read by the bus master, the bus master acknowledges the receipt of the data byte in the same way. Data transfers are terminated by a STOP condition after an Ack for WRITE, and after a NoACK for READ. # Power On Reset: V<sub>CC</sub> Lock-Out Write Protect In order to prevent data corruption and inadvertent write operations during power up, a Power On Reset (POR) circuit is included. The internal reset is held active until the $V_{CC}$ voltage has reached the POR threshold value, and all operations are disabled – the device will not respond to any command. In the same way, when $V_{CC}$ drops from the operating voltage, below the POR threshold value, all operations are disabled and the device will not respond to any command. A stable and valid $V_{CC}$ must be applied before applying any logic signal. Table 2. Absolute Maximum Ratings <sup>1</sup> | Symbol | Parameter | | Value | Unit | |------------------|-------------------------------------|------------------------------------|-------------|------| | T <sub>A</sub> | Ambient Operating Temperature | | 0 to 70 | °C | | T <sub>STG</sub> | Storage Temperature | Temperature Wafer form Module form | | °C | | V <sub>IO</sub> | Input or Output range | | -0.3 to 6.5 | V | | V <sub>CC</sub> | Supply Voltage | | -0.3 to 6.5 | V | | V | Electrostatic Discharge Voltage (Hu | man Body model) <sup>2</sup> | 4000 | V | | $V_{ESD}$ | Electrostatic Discharge Voltage (Ma | chine model) <sup>3</sup> | 500 | V | Note: 1. Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the ST SURE Program and other relevant quality documents. <sup>2.</sup> MIL-STD-883C, 3015.7 (100 pF, 1500 Ω) <sup>3.</sup> EIAJ IC-121 (Condition C) (200 pF, 0 $\Omega$ ) **Table 3. Endurance and Data Retention** | Device | Endurance (Erase/Write Cycles) | Data Retention (Years) | |----------|--------------------------------|------------------------| | ST14C02C | 1,000,000 | 10 | # SIGNAL DESCRIPTION Serial Clock (SCL) The SCL input pin is used to synchronize all data in and out of the memory. A pull up resistor can be connected from the SCL line to $V_{CC}$ . (Figure 4 indicates how the value of the pull-up resistor can be calculated). # Serial Data (SDA) The SDA pin is bi-directional, and is used to transfer data in or out of the memory. It is an open drain output that may be wire-OR'ed with other open drain or open collector signals on the bus. A pull up resistor must be connected from the SDA bus to $V_{CC}$ . (Figure 4 indicates how the value of the pull-up resistor can be calculated). #### Mode (MODE) The MODE input may be driven dynamically. It must be held at: - V<sub>IL</sub> or V<sub>IH</sub> for the Byte Write mode - V<sub>IH</sub> for Multibyte Write mode - V<sub>IL</sub> for Page Write mode When unconnected, the MODE input is internally read as a $V_{IH}$ (Multibyte Write mode). Note that the voltages are CMOS levels, and are not TTL compatible. On the D15 micromodule, the MODE pin is not connected to a contact. This pin is left floating on the silicon. This type of ST14C02C is always in its MultiByte mode, and cannot be changed from this. #### **DEVICE OPERATION** The memory device supports the I<sup>2</sup>C protocol, as summarized in Figure 5. Any device that sends data on to the bus is defined to be a transmitter, and any device that reads the data to be a receiver. The device that controls the data transfer is known as the master, and the other as the slave. A data transfer can only be initiated by the master, which will also provide the serial clock for synchronization. The memory device is always a slave device in all communication. Figure 4. Maximum R<sub>L</sub> Value versus Bus Capacitance (C<sub>BUS</sub>) for an I<sup>2</sup>C Bus #### **Start Condition** START is identified by a high to low transition of the SDA line while the clock, SCL, is stable in the high state. A START condition must precede any data transfer command. The memory continuously monitors (except during a programming cycle) the SDA and SCL lines for a START condition, and will not respond unless one is given. # **Stop Condition** STOP is identified by a low to high transition of the SDA line while the clock SCL is stable in the high state. A STOP condition terminates communication between the memory and the bus master. A STOP condition at the end of a Read command forces the memory device into its standby state. A STOP condition at the end of a Write command triggers the internal EEPROM write cycle. #### Acknowledge Bit (ACK) An acknowledge signal is used to indicate a successful data transfer. The bus transmitter, either master or slave, will release the SDA bus after sending 8 bits of data. During the 9<sup>th</sup> clock pulse Table 4. Device Select Code 1 | | | Device Code | | | | R₩ | | | |---------------|----|-------------|----|----|----|----|----|----| | | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | | Device Select | 1 | 0 | 1 | 0 | 0 | 0 | 0 | R₩ | Note: 1. The most significant bit, b7, is sent first. 477 period the receiver pulls the SDA bus low to acknowledge the receipt of the 8 data bits. #### **Data Input** During data input, the memory device samples the SDA bus signal on the rising edge of the clock, SCL. For correct device operation, the SDA signal must be stable during the clock low-to-high transition, and the data must change *only* when the SCL line is low. #### **Memory Addressing** To start communication between the bus master and the slave memory, the master must initiate a START condition. Following this, the master sends 8 bits to the SDA bus line (with the most significant bit first). These bits represent the Device Select Code (7 bits) and a RW bit. The seven most significant bits of the Device Select Code are the Device Type Identifier, according to the I<sup>2</sup>C bus definition. For the memory device, the seven bits are fixed at 1010000b (A0h), as shown in Table 4. The $8^{th}$ bit is the read or write bit (R $\overline{W}$ ). This bit is set to '1' for read and '0' for write operations. If a match occurs on the Device Select Code, the corresponding memory gives an acknowledgment on the SDA bus during the $9^{th}$ bit time. #### **Write Operations** The Multibyte Write mode is selected when the MODE pin is at V<sub>IH</sub>, and the Page Write mode is selected when MODE pin is at V<sub>IL</sub>. The MODE pin may be driven dynamically to CMOS input levels. Following a START condition, the master sends a Device Select Code with the $R\overline{W}$ bit reset to '0'. The memory device acknowledges this, and waits for a byte address. The 8-bit byte address allows access within a 256-byte memory address-space. After receipt of the byte address, the device again responds with an acknowledge bit. # **Byte Write** In the Byte Write mode, the master sends one data byte, which is acknowledged by the memory, as shown in Figure 6. The master then terminates the transfer by generating a STOP condition. The Write mode is independent of the state of the MODE pin, as shown in Table 5, which could be left floating if only this mode is to be used. However this is not a recommended operating mode, as this pin has to be connected to either $V_{\text{IH}}$ or $V_{\text{IL}}$ to minimize the stand-by current. #### **Multibyte Write** For the Multibyte Write mode, the MODE pin must be held at $V_{IH}$ , as shown in Table 5. The Multibyte Write mode can be started from any address in the memory. The master sends one, two, three or four bytes of data, which are each acknowledged by the memory. The transfer is terminated by the master generating a STOP condition. The maximum duration of the write cycle is $t_W$ =10 ms (as shown in Table 8), except when bytes span across two rows. (That is, when they have different values for the 6 most significant address bits, A7-A2). The programming time is then doubled to a maximum of 20 ms. Writing more than four bytes in the Multi- **Table 5. Operating Modes** | Mode | R₩ bit | MODE 1 | Bytes | Initial Sequence | |----------------------|--------|-----------------|-------|------------------------------------------------------| | Current Address Read | '1' | Х | 1 | START, Device Select, RW = '1' | | Random Address Read | '0' | Х | | START, Device Select, $R\overline{W}$ = '0', Address | | Nandom Address Nead | '1' | Х | 1 | reSTART, Device Select, RW = '1' | | Sequential Read | '1' | Х | ≥ 1 | Similar to Current or Random Mode | | Byte Write | '0' | Х | 1 | START, Device Select, RW = '0' | | Multibyte Write | '0' | V <sub>IH</sub> | ≤ 4 | START, Device Select, RW = '0' | | Page Write | '0' | V <sub>IL</sub> | ≤8 | START, Device Select, RW = '0' | Note: 1. $X = V_{IH}$ or $V_{IL}$ . byte Write mode may modify data bytes in an adjacent row. (Each row is 8 bytes long). However, the Multibyte Write can properly write up to eight consecutive bytes only if the first address is the first address of the row (the seven following bytes thereby being written to the seven following bytes of this same row). When not connected, the MODE pin is internally pulled to "1" and the multibyte write option is selected. #### **Page Write** For the Page Write mode, the MODE pin must be held at $V_{IL}$ (as shown in Table 5). The Page Write mode allows up to eight bytes to be written in a single write cycle, provided that they are all located in the same row. That is, the five most significant memory address bits (A7-A3) must be the same. The master sends between one and eight bytes of data, each of which are acknowledged by the memory. After each byte is transferred, the internal byte address counter is incremented (this handles the three least significant address bits). Care must be taken to avoid address counter 'roll-over', as this could result in data being overwritten. The transfer is terminated by the master generating a STOP condition. For any write mode, the generation by the master of the STOP condition starts the internal memory program cycle. All inputs are disabled until the completion of this cycle and the memory will not respond to any request. # Minimizing System Delays by Polling On ACK During the internal write cycle, the memory disconnects itself from the bus, and copies the data from its internal latches to the memory cells. The maximum write time $(t_w)$ is indicated in Table 8, but the typical time is shorter. To make use of this, an ACK polling sequence can be used by the master. The sequence, as shown in Figure 7, is as follows: - Initial condition: a Write is in progress. - Step 1: the master issues a START condition followed by a device select byte (first byte of the new instruction). - Step 2: if the memory is busy with the internal write cycle, no ACK will be returned and the master goes back to Step 1. If the memory has terminated the internal write cycle, it responds with an ACK, indicating that the memory is ready to receive the second part of the next instruction (the first byte of this instruction having been sent during Step 1). #### **Read Operations** Read operations are independent of the state of the MODE pin. On delivery, the memory content is set at all "1's" (FFh). # **Current Address Read** The memory has an internal byte address counter. Each time a byte is read, this counter is incremented. For the Current Address Read mode, following a START condition, the master sends a device select with the RW bit set to '1'. The memory device acknowledges this, and outputs the byte addressed by the internal byte address counter, as shown in Figure 9. The counter is then incremented. The master must *not* acknowledge the byte output, and terminates the transfer with a STOP condition. #### **Random Address Read** A dummy write is performed to load the address into the address counter, as shown in Figure 6. This is followed by another START condition from the master and the device select is repeated with the $R\overline{W}$ bit set to '1'. The memory device acknowledges this, and outputs the byte addressed. The master must *not* acknowledge the byte output, and terminates the transfer with a STOP condition. Figure 7. Write Cycle Polling Flowchart using ACK **Table 6. AC Measurement Conditions** | Input Rise and Fall Times | ≤ 20 ns | |-----------------------------------------------|------------------------------------------| | Input Pulse Voltages | 0.2V <sub>CC</sub> to 0.8V <sub>CC</sub> | | Input and Output Timing<br>Reference Voltages | 0.3V <sub>CC</sub> to 0.7V <sub>CC</sub> | Figure 8. AC Testing Input/Output Waveform Table 7. Capacitance $^{1}$ (T<sub>A</sub> = 25 °C, f = 100 kHz) | Symbol | Parameter | <b>Test Condition</b> | Min. | Max. | Unit | |-----------------|----------------------------------------------------|-----------------------|------|------|------| | C <sub>IN</sub> | Input Capacitance (SDA) | | | 8 | pF | | C <sub>IN</sub> | Input Capacitance (other pins) | | | 6 | pF | | t <sub>NS</sub> | Noise suppression Time Constant (SCL & SDA Inputs) | | 100 | 400 | ns | Note: 1. Sampled only, not 100% tested. Figure 9. Read Mode Sequences #### **Sequential Read** This mode can be initiated with either a Current Address Read or a Random Address Read. However, in this case the master *does* acknowledge the data byte output, and the memory continues to output the next byte in sequence. To terminate the stream of bytes, the master must *not* acknowledge the last byte output, and *must* generate a STOP condition. The output data comes from consecutive byte addresses, with the internal byte address counter automatically incremented after each byte output. After the last memory address, the address counter will 'roll-over' and the memory will continue to output data from the start of the memory block. #### Acknowledge in Read Mode In all read modes the memory waits for an acknowledgment during the 9<sup>th</sup> bit time. If the master does not pull the SDA line low during this time, the memory device terminates the data transfer and switches to its standby state. **Table 8. AC Characteristics** $(T_A = 0 \text{ to } 70 \text{ °C}; V_{CC} = 3 \text{ V to } 5.5 \text{ V})$ | Symbol | Alt. | Parameter | ST14 | ST14C02C | | |--------------------------------|---------------------|--------------------------------------|------|----------|------| | Symbol | Ait. | | Min | Max | Unit | | t <sub>CH1CH2</sub> | t <sub>R</sub> | Clock Rise Time | | 1 | μs | | t <sub>CL1CL2</sub> | t <sub>F</sub> | Clock Fall Time | | 300 | ns | | t <sub>DH1DH2</sub> | t <sub>R</sub> | SDA Rise Time | | 1 | μs | | t <sub>DL1DL2</sub> | t <sub>F</sub> | SDA Fall Time | | 300 | ns | | t <sub>CHDX</sub> <sup>1</sup> | t <sub>SU:STA</sub> | Clock High to Input Transition | 4.7 | | μs | | t <sub>CHCL</sub> | t <sub>HIGH</sub> | Clock Pulse Width High | 4 | | μs | | t <sub>DLCL</sub> | t <sub>HD:STA</sub> | Input Low to Clock Low (START) | 4 | | μs | | t <sub>CLDX</sub> | t <sub>HD:DAT</sub> | Clock Low to Input Transition | 0 | | μs | | t <sub>CLCH</sub> | t <sub>LOW</sub> | Clock Pulse Width Low | 4.7 | | μs | | t <sub>DXCX</sub> | t <sub>SU:DAT</sub> | Input Transition to Clock Transition | 250 | | ns | | t <sub>CHDH</sub> | t <sub>SU:STO</sub> | Clock High to Input High (STOP) | 4.0 | | μs | | t <sub>DHDL</sub> | t <sub>BUF</sub> | Input High to Input Low (Bus Free) | 4.7 | | μs | | t <sub>CLQV</sub> | t <sub>AA</sub> | Clock Low to Data Out Valid | | 3.5 | μs | | t <sub>CLQX</sub> | t <sub>DH</sub> | Data Out Hold Time After Clock Low | 300 | | ns | | f <sub>C</sub> | f <sub>SCL</sub> | Clock Frequency | | 100 | kHz | | t <sub>W</sub> <sup>2</sup> | t <sub>WR</sub> | Write Time | | 10 | ms | | | | - | | | | **Table 9. DC Characteristics** $(T_A = 0 \text{ to } 70 \text{ °C}; V_{CC} = 3 \text{ V to } 5.5 \text{ V})$ | Symbol | Parameter | Test Condition | Min. | Max. | Unit | |------------------|----------------------------------|----------------------------------------------------------------------------|-----------------------|---------------------|------| | ILI | Input Leakage Current | $0 \text{ V} \leq V_{IN} \leq V_{CC}$ | | ± 2 | μA | | I <sub>LI</sub> | Input Leakage Current (MODE pad) | $0 \text{ V} \leq V_{IN} \leq V_{CC}$ | | ± 10 | μA | | I <sub>LO</sub> | Output Leakage Current | $0 \text{ V} \leq V_{OUT} \leq V_{CC}$ , SDA in Hi-Z | | ± 2 | μA | | Icc | Supply Current | $V_{CC} = 5 \text{ V, } f_C = 100 \text{ kHz}$<br>(Rise/Fall time < 10 ns) | | 2 | mA | | I <sub>CC1</sub> | Supply Current (Stand-by) | $V_{IN} = V_{SS} \text{ or } V_{CC}$ , $V_{CC} = 5 \text{ V}$ | | 100 | μA | | V <sub>IL</sub> | Input Low Voltage (SCL, SDA) | | - 0.3 | 0.3 V <sub>CC</sub> | V | | V <sub>IH</sub> | Input High Voltage (SCL, SDA) | | 0.7 V <sub>CC</sub> | V <sub>CC</sub> + 1 | V | | V <sub>IL</sub> | Input Low Voltage (MODE) | | - 0.3 | 0.5 | V | | V <sub>IH</sub> | Input High Voltage (MODE) | | V <sub>CC</sub> - 0.5 | V <sub>CC</sub> + 1 | V | | V <sub>OL</sub> | Output Low Voltage | $I_{OL} = 3$ mA, $V_{CC} = 5$ V | | 0.4 | V | Note: 1. For a reSTART condition, or following a write cycle. 2. In the Multibyte Write mode only, if the accessed bytes span over two consecutive 8-byte rows (that is, if the 6 most significant address bits are not constant) the maximum programming time is doubled to 20 ms # ORDERING INFORMATION Devices are shipped from the factory with the memory content set at all '1's (FFh). The notation used for the device number is as shown in Table 10. For a list of available options (speed, package, etc...) or for further information on any aspect of this device, please contact the ST Sales Office nearest to you. Sawn wafers are scribed and mounted in a frame on adhesive tape. The orientation is defined by the position of the GND pad on the die, viewed with active area of product visible, relative to the notches of the frame (as shown in Figure 11). The orientation of the die with respect to the plastic frame notches is specified by the Customer. One further concern, when specifying devices to be delivered in this form, is that wafers mounted on adhesive tape must be used within a limited period from the mounting date: - two months, if wafers are stored at 25°C, 55% relative humidity - six months, if wafers are stored at 4°C, 55% relative humidity **Table 10. Ordering Information Scheme** Figure 11. Sawing Orientation Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics. © 1999 STMicroelectronics - All Rights Reserved The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners. STMicroelectronics GROUP OF COMPANIES Australia - Brazil - China - France - Germany - Italy - Japan - Korea - Malaysia - Malta - Mexico - Morocco - The Netherlands - Singapore - Spain - Sweden - Switzerland - Taiwan - Thailand - United Kingdom - U.S.A. http://www.st.com 4