DGG PACKAGE



#### www.ti.com

## FLATLINK™ RECEIVER

#### **FEATURES**

- 4:28 Data Channel Expansion at up to 227.5 Million Bytes per Second (Mbytes/s) **Throughput**
- Suited for SVGA, XGA, or SXGA Display **Data Transmission From Controller to Display With Very Low EMI**
- 4 Data Channels and Clock Low-Voltage Differential Channels In and 28 Data and **Clock Low-Voltage TTL Channels Out**
- Operates From a Single 3.3-V Supply With **250 mW Typ**
- 5-V Tolerant SHTDN Input
- Falling Clock-Edge-Triggered Outputs
- Packaged in Thin Shrink Small-Outline Package With 20-Mil Terminal Pitch
- Consumes Less Than 1 mW When Disabled
- Wide Phase-Lock Input Frequency Range . . . 20 MHz to 68 MHz
- No External Components Required for PLL
- Inputs Meet or Exceed the Requirements of the ANSI EIA/TIA-644 Standard
- Improved Replacement for the National DS90C582

#### DESCRIPTION

The SN75LVDS82 FlatLink™ receiver contains four serial-in 7-bit parallel-out shift registers, a 7× clock synthesizer, and five low-voltage differential signaling (LVDS) line receivers in a single integrated circuit.

These functions allow receipt of synchronous data from a compatible transmitter, such as the SN75LVDS81, over five balanced-pair conductors and expansion to 28 bits of single-ended low-voltage TTL (LVTTL) synchronous data at a lower transfer rate. The SN75LVDS82 can also be used with the SN75LVDS84 or SN75LVDS85 for 21-bit transfers.

When receiving, the high-speed LVDS data is received and loaded into registers at the rate of seven times (7×) the LVDS input clock (CLKIN). The data is then unloaded to a 28-bit wide LVTTL parallel bus at the CLKIN rate. A phase-locked loop clock synthesizer circuit generates a 7x clock for internal clocking and an output clock for the expanded data. The SN75LVDS82 presents valid data on the falling edge of the output clock (CLKOUT).

The SN75LVDS82 requires only five line-termination resistors for the differential inputs and little or no control. The data bus appears the same at the input to the transmitter and output of the receiver with the data transmission transparent to the user. The only possible user intervention is the use of the shutdown/clear (SHTDN) active-low input to inhibit the clock and shut off the LVDS receivers for lower power consumption. A low-level on SHTDN clears all internal registers to a low level.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

FLATLINK is a trademark of Texas Instruments.





The SN75LVDS82 is characterized for operation over ambient air temperatures of 0°C to 70°C.

#### **FUNCTIONAL BLOCK DIAGRAM**







Figure 1. SN75LVDS82 Load and Shift Timing Sequences

#### **EQUIVALENT INPUT AND OUTPUT SCHEMATIC DIAGRAMS**





# ABSOLUTE MAXIMUM RATINGS(1)

over operating free-air temperature range (unless otherwise noted)

|                  |                                                              | UNIT                              |
|------------------|--------------------------------------------------------------|-----------------------------------|
| $V_{CC}$         | Supply voltage range <sup>(2)</sup>                          | –0.5 V to 4 V                     |
| Vo               | Output voltage range (Dxx terminals)                         | -0.5 V to V <sub>CC</sub> + 0.5 V |
| VI               | Input voltage range (any terminal except SHTDN)              | -0.5 V to V <sub>CC</sub> + 0.5 V |
|                  | Input voltage range (SHTDN)                                  | –0.5 V to 5.5 V                   |
|                  | Continuous total power dissipation                           | See Dissipation Rating Table      |
| T <sub>A</sub>   | Operating temperature range                                  | 0°C to 70°C                       |
| T <sub>stg</sub> | Storage temperature range                                    | –65°C to 150°C                    |
|                  | Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds | 260°C                             |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### **DISSIPATION RATING TABLE**

| PACKAGE | $T_A \le 25^{\circ}C$ POWER RATING | DERATING FACTOR <sup>(1)</sup><br>ABOVE $T_A = 25^{\circ}C$ | T <sub>A</sub> = 70°C<br>POWER RATING |
|---------|------------------------------------|-------------------------------------------------------------|---------------------------------------|
| DGG     | 1377 mW                            | 11.0 mW/°C                                                  | 822 mW                                |

<sup>(1)</sup> This is the inverse of the junction-to-ambient thermal resistance when board-mounted and with no air flow.

#### RECOMMENDED OPERATING CONDITIONS

|                 |                                                       | MIN                         | NOM | MAX                        | UNIT |
|-----------------|-------------------------------------------------------|-----------------------------|-----|----------------------------|------|
| V <sub>CC</sub> | Supply voltage                                        | 3                           | 3.3 | 3.6                        | V    |
| V <sub>IH</sub> | High-level input voltage (SHTDN)                      | 2                           |     |                            | V    |
| $V_{IL}$        | Low-level input voltage (SHTDN)                       |                             |     | 0.8                        | V    |
| $ V_{ID} $      | Differential input voltage                            | 0.1                         |     | 0.6                        | V    |
| $V_{IC}$        | Common-mode input voltage (see Figure 2 and Figure 3) | $\frac{ V_{\text{ID}} }{2}$ |     | $2.4 - \frac{ V_{ID} }{2}$ | ٧    |
|                 |                                                       |                             |     | V <sub>CC</sub> - 0.8      |      |
| $T_A$           | Operating free-air temperature                        | 0                           |     | 70                         | °C   |

#### **TIMING REQUIREMENTS**

|                  |                                        | MIN  | NOM | MAX  | UNIT |
|------------------|----------------------------------------|------|-----|------|------|
| t <sub>c</sub>   | Cycle time, input clock <sup>(1)</sup> | 14.7 |     | 50.0 | ns   |
| t <sub>su1</sub> | Setup time, input (see Figure 7)       | 600  |     |      | ps   |
| t <sub>h1</sub>  | Hold time, input (see Figure 7)        | 600  |     |      | ps   |

<sup>(1)</sup> Parameter t<sub>c</sub> is defined as the mean duration of a minimum of 32000 clock cycles.

<sup>(2)</sup> All voltage values are with respect to GND unless otherwise noted.



#### **ELECTRICAL CHARACTERISTICS**

over recommended operating conditions (unless otherwise noted)

|                  | PARAMETER                                                          | TEST CONDITIONS                                                                                      | MIN  | TYP <sup>(1)</sup> | MAX | UNIT |
|------------------|--------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|------|--------------------|-----|------|
| V <sub>IT+</sub> | Positive-going differential input threshold voltage                |                                                                                                      |      |                    | 100 | mV   |
| V <sub>IT-</sub> | Negative-going differential input threshold voltage <sup>(2)</sup> |                                                                                                      | -100 |                    |     | mV   |
| $V_{OH}$         | High-level output voltage                                          | I <sub>OH</sub> = -4 mA                                                                              | 2.4  |                    |     | V    |
| $V_{OL}$         | Low-level output voltage                                           | I <sub>OL</sub> = 4 mA                                                                               |      |                    | 0.4 | V    |
|                  | Quiescent current (average)                                        | Disabled, All inputs open                                                                            |      |                    | 280 | μΑ   |
| lcc              |                                                                    | Enabled, AnP = 1 V,<br>AnM = 1.4 V,<br>$t_c$ = 15.38 ns                                              |      | 60                 | 74  | mA   |
|                  |                                                                    | Enabled, $C_L = 8 \text{ pF}$ ,<br>Grayscale pattern<br>(see Figure 4),<br>$t_c = 15.38 \text{ ns}$  |      | 74                 |     | mA   |
|                  |                                                                    | Enabled, $C_L = 8 \text{ pF}$ ,<br>Worst-case pattern<br>(see Figure 5),<br>$t_c = 15.38 \text{ ns}$ |      | 107                |     | mA   |
| I <sub>IH</sub>  | High-level input current (SHTDN)                                   | $V_{IH} = V_{CC}$                                                                                    |      |                    | ±20 | μΑ   |
| I <sub>IL</sub>  | Low-level input current (SHTDN)                                    | V <sub>IL</sub> = 0                                                                                  |      |                    | ±20 | μΑ   |
| I <sub>IN</sub>  | Input current (LVDS input terminals A and CLKIN)                   | 0≤ V <sub>I</sub> ≤ 2.4 V                                                                            |      |                    | ±20 | μΑ   |
| I <sub>OZ</sub>  | High-impedance output current                                      | $V_O = 0$ or $V_{CC}$                                                                                |      |                    | ±10 | μΑ   |

All typical values are at  $V_{CC} = 3.3 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

#### **SWITCHING CHARACTERISTICS**

over recommended operating conditions (unless otherwise noted)

|                   | PARAMETER                                                              | TEST CONDITIONS                                                                       | MIN | TYP <sup>(1)</sup>  | MAX | UNIT |
|-------------------|------------------------------------------------------------------------|---------------------------------------------------------------------------------------|-----|---------------------|-----|------|
| t <sub>su2</sub>  | Setup time, D0–D27 valid to CLKOUT↓                                    | C = 9 pE Soo Figure 6                                                                 | 5   |                     |     | ns   |
| t <sub>h2</sub>   | Hold time, CLKOUT↓ to D0–D27 valid                                     | C <sub>L</sub> = 8 pF, See Figure 6                                                   | 5   |                     |     | ns   |
| t <sub>RSKM</sub> | Receiver input skew margin <sup>(2)</sup> (see Figure 7)               | $t_c = 15.38 \text{ ns } (\pm 0.2\%),$<br> Input clock jitter  < 50 ps <sup>(3)</sup> | 490 |                     |     | ps   |
| t <sub>d</sub>    | Delay time, CLKIN↑ to CLKOUT↓ (see Figure 7)                           | $t_c$ = 15.38 ns (±0.2%), $C_L$ = 8 pF                                                |     | 3.7                 |     | ns   |
|                   | Cycle time, change in output clock period <sup>(4)</sup>               | $t_{\rm c}$ = 15.38 + 0.75 sin (2 $\pi$ 500E3t) ±0.05 ns, See Figure 8                |     | ±80                 |     | ps   |
| $\Delta t_{C(0)}$ |                                                                        | $t_{c}$ = 15.38 + 0.75 sin (2 $\pi$ 3E6t) ±0.05 ns, See Figure 8                      |     | ±300                |     |      |
| t <sub>en</sub>   | Enable time, SHTDN↑ to Dn valid                                        | See Figure 9                                                                          |     | 1                   |     | ms   |
| t <sub>dis</sub>  | Disable time, SHTDN↓ to off state                                      | See Figure 10                                                                         |     | 400                 |     | ns   |
| t <sub>t</sub>    | Transition time, output (10% to 90% t <sub>r</sub> or t <sub>f</sub> ) | C <sub>L</sub> = 8 pF                                                                 |     | 3                   |     | ns   |
| t <sub>w</sub>    | Pulse duration, output clock                                           |                                                                                       |     | 0.43 t <sub>c</sub> |     | ns   |

The algebraic convention, in which the less-positive (more-negative) limit is designed minimum, is used in this data sheet for the negative-going input voltage threshold only.

<sup>(1)</sup> All typical values are at  $V_{CC} = 3.3 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ . (2) The parameter  $t_{(RSKM)}$  is the timing margin available to the transmitter and interconnection skews and clock jitter. It is defined by  $t_c/14 - t_c$ t<sub>su1</sub>/t<sub>h1</sub>

Input clock jitter| is the magnitude of the change in input clock period.  $\Delta t_{c(0)}$  is the change in the output clock period from one cycle to the next cycle observed over 15000 cycles.



#### PARAMETER MEASUREMENT INFORMATION



Figure 2. Voltage Definitions



Figure 3. Common-Mode Input Voltage vs Differential Input Voltage



NOTE A: The 16-grayscale test-pattern tests device power consumption for a typical display pattern.

Figure 4. 16-Grayscale Test-Pattern Waveforms



# PARAMETER MEASUREMENT INFORMATION (continued)



NOTE A: The worst-case test pattern produces the maximum switching frequency for all of the outputs.

Figure 5. Worst-Case Test-Pattern Waveforms



Figure 6. Setup and Hold Time Waveforms





A. CLKIN is advanced or delayed with respect to data until errors are observed at the receiver outputs. The magnitude of the advance or delay is t<sub>(RSKM)</sub>.



Figure 7. Receiver Input Skew Margin and Delay Timing Waveforms







Figure 8. Input Clock Jitter Test



Figure 10. Disable Time Waveforms



# TYPICAL CHARACTERISTICS SUPPLY CURRENT

#### vs CLOCK FREQUENCY



# ZERO-TO-PEAK OUTPUT JITTER

# **MODULATION FREQUENCY**





#### **APPLICATION INFORMATION**



- A. The five  $100-\Omega$  terminating resistors are recommended to be 0603 types.
- B. NA not applicable, these unused inputs should be left open.

Figure 13. 24-Bit Color Host to 24-Bit LCD Flat Panel Display Application



## **APPLICATION INFORMATION (continued)**



- A. The four  $100-\Omega$  terminating resistors are recommended to be 0603 types.
- B. NA not applicable, these unused inputs should be left open.

Figure 14. 18-Bit Color Host to 24-Bit Color LCD Panel Display Application

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products         |                        | Applications       |                           |
|------------------|------------------------|--------------------|---------------------------|
| Amplifiers       | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters  | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP              | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface        | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic            | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt       | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers | microcontroller.ti.com | Security           | www.ti.com/security       |
|                  |                        | Telephony          | www.ti.com/telephony      |
|                  |                        | Video & Imaging    | www.ti.com/video          |
|                  |                        | Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments

Post Office Box 655303 Dallas, Texas 75265

Copyright © 2005, Texas Instruments Incorporated