# SII • ### S-8200A Series #### **BATTERY PROTECTION IC FOR 1-CELL PACK** #### www.sii-ic.com © Seiko Instruments Inc., 2010-2012 Rev.3.4 00 The S-8200A Series is a protection IC for 1-cell lithium-ion / lithium polymer rechargeable batteries and includes high-accuracy voltage detectors and delay circuits. The S-8200A Series is suitable for protecting single-cell rechargeable lithium-ion / lithium polymer battery packs from overcharge, overdischarge, and overcurrent. #### ■ Features · High-accuracy voltage detection circuit Overcharge detection voltage 3.5 V to 4.5 V (5 mV steps) Accuracy $\pm$ 20 mV (Ta = $\pm$ 25°C) Accuracy $\pm 25$ mV (Ta = $-10^{\circ}$ C to $+60^{\circ}$ C) 3.1 V to 4.5 V\*1 Overcharge release voltage Accuracy ±30 mV 2.0 V to 3.4 V (10 mV steps) Overdischarge detection voltage Accuracy ±35 mV 2.0 V to 3.4 V\*2 Accuracy ±50 mV Overdischarge release voltage Discharge overcurrent detection voltage 0.05 V to 0.20 V (10 mV steps) Accuracy ±10 mV Load short-circuiting detection voltage 0.5 V (fixed) Accuracy ±100 mV Charge overcurrent detection voltage -0.20 V to -0.05 V (25 mV steps) Accuracy $\pm 15$ mV • Detection delay times are generated only by an internal circuit (external capacitors are unnecessary). Accuracy ±20% High-withstanding-voltage device is used for charger connection pins (VM pin and CO pin: Absolute maximum rating = 28 V) - 0 V battery charge function "available" / "unavailable" is selectable. - Power-down function "available" / "unavailable" is selectable. • Wide operation temperature range Ta = -40°C to +85°C • Low current consumption During operation 2.8 $\mu$ A typ., 5.0 $\mu$ A max. (Ta = +25°C) During power-down 0.1 $\mu$ A max. (Ta = +25°C) Lead-free (Sn 100%), halogen-free\*3 - \*1. Overcharge release voltage = Overcharge detection voltage Overcharge hysteresis voltage (Overcharge hysteresis voltage can be selected as 0 V or from a range of 0.1 V to 0.4 V in 50 mV steps.) - \*2. Overdischarge release voltage = Overdischarge detection voltage + Overdischarge hysteresis voltage (Overdischarge hysteresis voltage can be selected as 0 V or from a range of 0.1 V to 0.7 V in 100 mV steps.) - \*3. Refer to "■ Product Name Structure" for details. #### ■ Applications - Lithium-ion rechargeable battery pack - · Lithium polymer rechargeable battery pack #### Packages - SOT-23-6 - SNT-6A #### **■** Block Diagram Remark All diodes shown in figure are parasitic diodes. Figure 1 #### **■ Product Name Structure** #### 1. Product name - \*1. Refer to the tape drawing. - \*2. Refer to "3. Product name list". #### 2. Packages **Table 1 Package Drawing Codes** | Package Name | Dimension | Tape | Reel | Land | |--------------|--------------|--------------|--------------|--------------| | SOT-23-6 | MP006-A-P-SD | MP006-A-C-SD | MP006-A-R-SD | _ | | SNT-6A | PG006-A-P-SD | PG006-A-C-SD | PG006-A-R-SD | PG006-A-L-SD | #### 3. Product name list #### 3.1 SOT-23-6 #### Table 2 | Product Name | Overcharge<br>Detection<br>Voltage<br>[Vcu] | Overcharge<br>Release<br>Voltage<br>[V <sub>CL</sub> ] | Over-<br>discharge<br>Detection<br>Voltage<br>[V <sub>DL</sub> ] | Over-<br>discharge<br>Release<br>Voltage<br>[V <sub>DU</sub> ] | Discharge<br>Overcurrent<br>Detection<br>Voltage<br>[V <sub>DIOV</sub> ] | Charge<br>Overcurrent<br>Detection<br>Voltage<br>[Vciov] | 0 V Battery<br>Charge<br>Function | Delay Time<br>Combination*1 | Power-down<br>Function | |-----------------|---------------------------------------------|--------------------------------------------------------|------------------------------------------------------------------|----------------------------------------------------------------|--------------------------------------------------------------------------|----------------------------------------------------------|-----------------------------------|-----------------------------|------------------------| | S-8200AAC-M6T1U | 4.225 V | 4.025 V | 2.500 V | 2.900 V | 0.150 V | –0.150 V | Available | (1) | Unavailable | | S-8200AAH-M6T1U | 4.375V | 4.175 V | 2.300 V | 2.300 V | 0.130 V | –0.100 V | Available | (2) | Available | | S-8200AAY-M6T1U | 4.150 V | 4.050 V | 2.500 V | 2.800 V | 0.160 V | –0.100 V | Available | (1) | Unavailable | | S-8200ABE-M6T1U | 4.200 V | 4.000 V | 3.200 V | 3.400 V | 0.150 V | –0.100 V | Unavailable | (2) | Available | <sup>\*1.</sup> Refer to **Table 3** about the details of the delay time combinations. #### 3. 2 SNT-6A #### Table 3 | Product Name | Overcharge<br>Detection<br>Voltage<br>[V <sub>CU</sub> ] | Overcharge<br>Release<br>Voltage<br>[V <sub>CL</sub> ] | Over-<br>discharge<br>Detection<br>Voltage<br>[V <sub>DL</sub> ] | Over-<br>discharge<br>Release<br>Voltage<br>[V <sub>DU</sub> ] | Discharge<br>Overcurrent<br>Detection<br>Voltage<br>[V <sub>DIOV</sub> ] | Charge<br>Overcurrent<br>Detection<br>Voltage<br>[V <sub>CIOV</sub> ] | 0 V Battery<br>Charge<br>Function | Delay Time<br>Combination*1 | Power-down<br>Function | |-----------------|----------------------------------------------------------|--------------------------------------------------------|------------------------------------------------------------------|----------------------------------------------------------------|--------------------------------------------------------------------------|-----------------------------------------------------------------------|-----------------------------------|-----------------------------|------------------------| | S-8200AAA-I6T1U | 4.225 V | 4.025 V | 2.500 V | 2.900 V | 0.150 V | −0.150 V | Unavailable | (1) | Available | | S-8200AAB-I6T1U | 4.250 V | 4.050 V | 2.400 V | 2.900 V | 0.050 V | -0.100 V | Unavailable | (1) | Available | | S-8200AAC-I6T1U | 4.225 V | 4.025 V | 2.500 V | 2.900 V | 0.150 V | −0.150 V | Available | (1) | Unavailable | | S-8200AAD-I6T1U | 4.275 V | 4.075 V | 2.600 V | 2.600 V | 0.120 V | -0.100 V | Available | (2) | Available | | S-8200AAF-I6T1U | 4.225 V | 4.025 V | 2.800 V | 2.800 V | 0.150 V | −0.150 V | Unavailable | (1) | Available | | S-8200AAG-I6T1U | 4.275 V | 4.075 V | 2.600 V | 2.600 V | 0.180 V | −0.125 V | Available | (2) | Available | | S-8200AAH-I6T1U | 4.375 V | 4.175 V | 2.300 V | 2.300 V | 0.130 V | -0.100 V | Available | (2) | Available | | S-8200ABA-I6T1U | 4.425 V | 4.225 V | 2.300 V | 2.300 V | 0.165 V | -0.100 V | Unavailable | (2) | Available | <sup>\*1.</sup> Refer to **Table 4** about the details of the delay time combinations. Remark Please contact our sales office for the products with detection voltage value other than those specified above. #### Table 4 | | | | i dolo i | | | |-------------|--------------------|--------------------|-----------------------|-----------------------|----------------------| | | Overcharge | Overdischarge | Discharge Overcurrent | Load Short-circuiting | Charge Overcurrent | | Delay Time | Detection | Detection | Detection | Detection | Detection | | Combination | Delay Time | Delay Time | Delay Time | Delay Time | Delay Time | | | [t <sub>CU</sub> ] | [t <sub>DL</sub> ] | [t <sub>DIOV</sub> ] | [t <sub>SHORT</sub> ] | [t <sub>CIOV</sub> ] | | (1) | 1.0 s | 64 ms | 8 ms | 250 μs | 8 ms | | (2) | 1.0 s | 32 ms | 8 ms | 250 us | 8 ms | Remark The delay times can be changed within the range listed Table 5. For details, please contact our sales office. #### Table 5 | Delay Time | Symbol | Se | lection Ran | ge | Remark | |--------------------------------------------|--------------------|----------------------|---------------------|---------------------|-------------------------------| | Overcharge detection delay time | t <sub>CU</sub> | 256 ms | 512 ms | 1.0 s <sup>*1</sup> | Select a value from the left. | | Overdischarge detection delay time | t <sub>DL</sub> | 32 ms | 64 ms <sup>*1</sup> | 128 ms | Select a value from the left. | | Discharge overcurrent detection delay time | t <sub>DIOV</sub> | 4 ms | 8 ms <sup>*1</sup> | 16 ms | Select a value from the left. | | Load short-circuiting detection delay Time | t <sub>SHORT</sub> | 250 μs <sup>*1</sup> | 500 μs | 1 ms | Select a value from the left. | | Charge overcurrent detection delay time | tciov | 4 ms | 8 ms*1 | 16 ms | Select a value from the left. | **<sup>\*1.</sup>** This value is the delay time of the standard product. #### **■ Pin Configurations** #### 1. SOT-23-6 Figure 2 Table 6 | Pin No. | Symbol | Description | |---------|------------------|----------------------------------------------------------------------------------------| | 1 | DO | Connection pin of discharge control FET gate (CMOS output) | | 2 | VM | Voltage detection pin between VM pin and VSS pin (Overcurrent / charger detection pin) | | 3 | СО | Connection pin of charge control FET gate (CMOS output) | | 4 | NC <sup>*1</sup> | No connection | | 5 | VDD | Connection pin for positive power supply input | | 6 | VSS | Connection pin for negative power supply input | <sup>\*1.</sup> The NC pin is electrically open. The NC pin can be connected to VDD pin or VSS pin. #### 2. SNT-6A Top view Figure 3 #### Table 7 | Pin No. | Symbol | Description | |---------|------------------|----------------------------------------------------------------------------------------| | 1 | NC <sup>*1</sup> | No connection | | 2 | СО | Connection pin of charge control FET gate (CMOS output) | | 3 | DO | Connection pin of discharge control FET gate (CMOS output) | | 4 | VSS | Connection pin for negative power supply input | | 5 | VDD | Connection pin for positive power supply input | | 6 | VM | Voltage detection pin between VM pin and VSS pin (Overcurrent / charger detection pin) | <sup>\*1.</sup> The NC pin is electrically open. The NC pin can be connected to VDD pin or VSS pin. #### ■ Absolute Maximum Ratings Table 8 (Ta = +25°C unless otherwise specified) | Ito | Symbol | Applied Pin | Absolute Maximum Rating | Unit | | |-------------------------------------------|-----------------------|------------------|-------------------------|---------------------------------|----| | Input voltage between VDD pin and VSS pin | | $V_{DS}$ | VDD | $V_{SS} - 0.3$ to $V_{SS} + 12$ | V | | VM pin input voltage | | $V_{VM}$ | | | V | | DO pin output voltage | | $V_{DO}$ | DO | $V_{SS}-0.3$ to $V_{DD}+0.3$ | V | | CO pin output voltage | CO pin output voltage | | СО | $V_{VM}-0.3$ to $V_{DD}+0.3$ | V | | Power dissipation | SOT-23-6 | В | _ | 650 <sup>*1</sup> | mW | | Power dissipation | SNT-6A | P <sub>D</sub> | _ | 400 <sup>*1</sup> | mW | | Operation ambient temperature | | T <sub>opr</sub> | _ | -40 to +85 | °C | | Storage temperature | | T <sub>stg</sub> | _ | -55 to +125 | °C | <sup>\*1.</sup> When mounted on board [Mounted board] (1) Board size: $114.3 \text{ mm} \times 76.2 \text{ mm} \times t1.6 \text{ mm}$ (2) Board name: JEDEC STANDARD51-7 Caution The absolute maximum ratings are rated values exceeding which the product could suffer physical damage. These values must therefore not be exceeded under any conditions. Figure 4 Power Dissipation of Package (When Mounted on Board) #### **■** Electrical Characteristics #### 1. Ta = +25°C Table 9 $(Ta = +25^{\circ}C \text{ unless otherwise specified})$ | | | | (1a = | +25 0 | unless otherwi | se sp | | |---------------------------------------------|--------------------|-----------------------------------------------------------------------------|-------------------------------|--------------------|------------------------------|-------|-----------------| | Item | Symbol | Condition | Min. | Тур. | Max. | Unit | Test<br>Circuit | | DETECTION VOLTAGE | | | | | | | | | Oversharge detection valtage | | _ | $V_{CU} - 0.020$ | Vcu | $V_{CU} + 0.020$ | V | 1 | | Overcharge detection voltage | V <sub>CU</sub> | Ta = $-10^{\circ}$ C to $+60^{\circ}$ C <sup>*1</sup> | $V_{\text{CU}}-0.025$ | Vcu | $V_{CU} + 0.025$ | V | 1 | | Overskame valence valtere | $V_{CL}$ | $V_{CL} \neq V_{CU}$ | $V_{CL}-0.030$ | $V_{CL}$ | $V_{CL} + 0.030$ | V | 1 | | Overcharge release voltage | V CL | $V_{CL} = V_{CU}$ | V <sub>CL</sub> - 0.025 | $V_{CL}$ | V <sub>CL</sub> + 0.020 | V | 1 | | Overdischarge detection voltage | $V_{DL}$ | _ | $V_{DL} - 0.035$ | $V_{DL}$ | $V_{DL} + 0.035$ | V | 2 | | O | \/ | $V_{DL} \neq V_{DU}$ | $V_{DU} - 0.050$ | $V_{DU}$ | $V_{DU} + 0.050$ | V | 2 | | Overdischarge release voltage | $V_{DU}$ | $V_{DL} = V_{DU}$ | $V_{DU} - 0.035$ | $V_{DU}$ | $V_{DU} + 0.035$ | V | 2 | | Discharge overcurrent detection voltage | $V_{DIOV}$ | _ | $V_{\text{DIOV}} - 0.010$ | $V_{\text{DIOV}}$ | $V_{DIOV} + 0.010$ | V | 2 | | Load short-circuiting detection voltage | $V_{SHORT}$ | - | 0.40 | 0.50 | 0.60 | V | 2 | | Charge overcurrent detection voltage | V <sub>CIOV</sub> | _ | V <sub>CIOV</sub> - 0.015 | $V_{CIOV}$ | V <sub>CIOV</sub> + 0.015 | V | 2 | | 0 V BATTERY CHARGE FUNCTION | • | | | | • | | | | 0 V battery charge starting charger voltage | V <sub>0CHA</sub> | 0 V battery charge function "available" | 0.0 | 0.7 | 1.0 | ٧ | 2 | | 0 V battery charge inhibition battery | ., | 0 V battery charge | 0.0 | | | | _ | | voltage | $V_{0INH}$ | function "unavailable" | 0.6 | 0.8 | 1.1 | V | 2 | | INTERNAL RESISTANCE | 1 | | | I | • | | ı | | Resistance between VM pin and VDD pin | $R_{VMD}$ | $V_{DD} = 1.8 \text{ V}, V_{VM} = 0 \text{ V}$ | 100 | 300 | 900 | kΩ | 3 | | Resistance between VM pin and VSS pin | $R_{VMS}$ | $V_{DD} = 3.4 \text{ V}, V_{VM} = 1.0 \text{ V}$ | 10 | 20 | 40 | kΩ | 3 | | INPUT VOLTAGE | | | | | | | | | Operating voltage between VDD pin and | V <sub>DSOP1</sub> | | 1.5 | _ | 6.5 | V | _ | | VSS pin | V DSOP1 | _ | 1.5 | _ | 0.5 | V | | | Operating voltage between VDD pin and | $V_{DSOP2}$ | _ | 1.5 | _ | 28 | V | _ | | VM pin | | | 1.0 | | | ľ | | | INPUT CURRENT (WITH POWER-DOWN | FUNCTI | | i | 1 | i | | | | Current consumption during operation | I <sub>OPE</sub> | $V_{DD} = 3.4 \text{ V}, V_{VM} = 0 \text{ V}$ | 1.0 | 2.8 | 5.0 | μΑ | 2 | | Current consumption during power-down | I <sub>PDN</sub> | $V_{DD} = V_{VM} = 1.5 \text{ V}$ | _ | _ | 0.1 | μΑ | 2 | | INPUT CURRENT (WITHOUT POWER-DO | WN FUI | | i . | 1 | <del>i</del> | | | | Current consumption during operation | I <sub>OPE</sub> | $V_{DD} = 3.4 \text{ V}, V_{VM} = 0 \text{ V}$ | 1.0 | 2.8 | 5.0 | μΑ | 2 | | Current consumption during overdischarge | IOPED | $V_{DD} = V_{VM} = 1.5 \text{ V}$ | _ | _ | 3.5 | μΑ | 2 | | OUTPUT RESISTANCE | 1 | l | <del>1</del> | 1 | <del>i</del> | 1 | 1 | | CO pin resistance "H" | R <sub>COH</sub> | $V_{CO} = 3.0 \text{ V}, V_{DD} = 3.4 \text{ V},$<br>$V_{VM} = 0 \text{ V}$ | 5 | 10 | 20 | kΩ | 4 | | CO pin resistance "L" | R <sub>COL</sub> | $V_{CO} = 0.4 \text{ V}, V_{DD} = 4.6 \text{ V}, V_{VM} = 0 \text{ V}$ | 5 | 10 | 20 | kΩ | 4 | | DO pin resistance "H" | R <sub>DOH</sub> | $V_{DO} = 3.0 \text{ V}, V_{DD} = 3.4 \text{ V}, V_{VM} = 0 \text{ V}$ | 5 | 10 | 20 | kΩ | 4 | | DO pin resistance "L" | R <sub>DOL</sub> | $V_{DO} = 0.4 \text{ V}, V_{DD} = 1.8 \text{ V}, V_{VM} = 0 \text{ V}$ | 5 | 10 | 20 | kΩ | 4 | | DELAY TIME | | | | | | | | | Overcharge detection delay time | t <sub>CU</sub> | _ | $t_{\text{CU}}\times 0.8$ | tcu | t <sub>CU</sub> × 1.2 | - | 5 | | Overdischarge detection delay time | $t_{DL}$ | | $t_{\text{DL}}\times 0.8$ | t <sub>DL</sub> | $t_{DL} \times 1.2$ | _ | 5 | | Discharge overcurrent detection delay time | t <sub>DIOV</sub> | _ | $t_{\text{DIOV}} \times 0.8$ | t <sub>DIOV</sub> | $t_{\text{DIOV}} \times 1.2$ | _ | 5 | | Load short-circuiting detection delay time | t <sub>SHORT</sub> | _ | $t_{\text{SHORT}} \times 0.8$ | t <sub>SHORT</sub> | t <sub>SHORT</sub> × 1.2 | _ | 5 | | Charge overcurrent detection delay time | t <sub>CIOV</sub> | _ | $t_{\text{CIOV}} \times 0.8$ | tciov | $t_{\text{CIOV}} \times 1.2$ | _ | 5 | <sup>\*1.</sup> Since products are not screened at high and low temperature, the specification for this temperature range is guaranteed by design, not tested in production. #### 2. Ta = $-40^{\circ}$ C to $+85^{\circ}$ C<sup>\*1</sup> Table 10 (Ta = -40°C to +85°C<sup>\*1</sup> unless otherwise specified) | Itam ISymboll Condition I Min II yn 1 May Illnitl | | î | (1 | $a = -40^{\circ}$ C 10 +6 | 33 C | Jiliess Offici Wis | e sh | ecilieu) | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|--------------------|-----------------------------------------------------|-------------------------------|-------------------|------------------------------|--------------|-----------------| | Overcharge detection voltage V <sub>CL</sub> V <sub>CL</sub> × V <sub>CU</sub> + 0.030 V 1 Overdischarge release voltage V <sub>DL</sub> × V <sub>CU</sub> V <sub>DL</sub> × V <sub>CU</sub> V <sub>DL</sub> − 0.070 V <sub>DL</sub> × V <sub>DL</sub> + 0.045 V 2 Overdischarge release voltage V <sub>DL</sub> × V <sub>CU</sub> V <sub>DL</sub> × V <sub>CU</sub> V <sub>DL</sub> − 0.070 V <sub>DL</sub> × V <sub>DL</sub> + 0.045 V 2 Discharge overcurrent detection voltage V <sub>DL</sub> × V <sub>CU</sub> V <sub>DL</sub> × V <sub>DU</sub> V <sub>DL</sub> × V <sub>DU</sub> V <sub>DU</sub> × V <sub>DU</sub> + 0.010 V 2 Load short-circuiting detection voltage V <sub>SHOY</sub> — V <sub>DL</sub> × V <sub>DU</sub> 0.00 0.50 0.60 V 2 Load short-circuiting detection voltage V <sub>SHOY</sub> — V <sub>DL</sub> × V <sub>DU</sub> — 0.00 0.7 1.5 V 2 Load short-circuiting detection voltage V <sub>SHOY</sub> — V <sub>DL</sub> × V <sub>DU</sub> 0.0 0 | Item | Symbol | Condition | Min. | Тур. | Max. | Unit | Test<br>Circuit | | Vocation | DETECTION VOLTAGE | | | | | | | | | Overcharge release voltage Vol. V <sub>CL</sub> = V <sub>CU</sub> V <sub>CL</sub> = V <sub>CU</sub> V <sub>CL</sub> = 0.050 V <sub>CL</sub> + 0.030 V 1 Overdischarge detection voltage V <sub>DL</sub> V <sub>DL</sub> + V <sub>OU</sub> <sub>DU</sub> + V <sub>DU</sub> + O.045 V 2 Discharge overcurrent detection voltage V <sub>DLO</sub> + V <sub>DU</sub> V <sub>DU</sub> - O.070 V <sub>DU</sub> + V <sub>DU</sub> + O.045 V 2 Charge overcurrent detection voltage V <sub>DLO</sub> + O.010 V <sub>DU</sub> - O.070 V <sub>DU</sub> + V <sub>DU</sub> + O.015 V 2 O' battery charge exterting detection voltage V <sub>DU</sub> + O.010 V <sub>DU</sub> - O.010 V <sub>DU</sub> + O.015 V 2 O' V battery ChArge fathibition battery voltage V <sub>DM</sub> + O.010 V <sub>D</sub> + O.010 V <sub>D</sub> + O.010 V <sub>D</sub> + O.010 V <sub>D</sub> + O.010 V <sub>D</sub> + O.010 V <sub>D</sub> + O.015 V 2 NATION FORM STATE (ALT) AND | Overcharge detection voltage | V <sub>CU</sub> | - | $V_{\text{CU}}-0.045$ | V <sub>CU</sub> | $V_{CU} + 0.030$ | V | 1 | | Vot = Vot Vot = Vot Vot = Co.050 Vot | | \ / | $V_{CL} \neq V_{CU}$ | $V_{CL} - 0.070$ | $V_{CL}$ | V <sub>CL</sub> + 0.040 | V | 1 | | Vou | Overcharge release voltage | VCL | $V_{CL} = V_{CU}$ | V <sub>CL</sub> - 0.050 | $V_{CL}$ | V <sub>CL</sub> + 0.030 | V | 1 | | Vou | Overdischarge detection voltage | $V_{DL}$ | _ | $V_{DL} - 0.070$ | $V_{DL}$ | V <sub>DL</sub> + 0.045 | V | 2 | | Vol. = 0.010 | | ., | $V_{DL} \neq V_{DU}$ | V <sub>DU</sub> - 0.090 | $V_{DU}$ | $V_{DU} + 0.060$ | V | 2 | | Load short-circuiting detection voltage Vshort — 0.40 0.50 0.60 V 2 Charge overcurrent detection voltage Vciov — Vciov — Vciov Vciov Volov V 2 0 V BATTERY CHARGE FUNCTION 0 V battery charge starting charger voltage 0 V battery charge function "available" 0.0 0.7 1.5 V 2 0 V battery charge inhibition battery voltage Voltage 0.4 0.8 1.3 V 2 INPUT Voltage Resistance between VM pin and VDD pin Rww Vbo = 1.8 V, Vvm = 0 V 78 300 1310 kΩ 3 INPUT VOLTAGE Operating voltage between VDD pin and VSs pin Vbsopt — 1.5 — 6.5 V — Operating voltage between VDD pin and Vbsopt Vbsopt — 1.5 — 6.5 V — Operating voltage between VDD pin and Vbsopt Vbsopt Vbsopt Vbsopt — | Overdischarge release voltage | $V_{DU}$ | $V_{DL} = V_{DU}$ | V <sub>DU</sub> - 0.070 | $V_{DU}$ | V <sub>DU</sub> + 0.045 | ٧ | 2 | | Charge overcurrent detection voltage Voiov - Voiov - 0.015 Voiov Voiov + 0.015 V 2 | Discharge overcurrent detection voltage | $V_{\text{DIOV}}$ | - | V <sub>DIOV</sub> - 0.010 | $V_{\text{DIOV}}$ | $V_{DIOV} + 0.010$ | V | 2 | | 0 V BATTERY CHARGE FUNCTION 0 V battery charge starting charger voltage VocHA 0 V battery charge function "available" 0.0 0.7 1.5 V 2 0 V battery charge inhibition battery voltage VolNH 0 V battery charge function "available" 0.4 0.8 1.3 V 2 INTERNAL RESISTANCE Resistance between VM pin and VDD pin Resistance between VM pin and VSS pin Resistance between VM pin and VSS pin Resistance between VDD pin and VSS pin Resistance between VDD pin and VSS pin Resistance between VDD pin and VSS pin Resistance between VDD pin and VSS pin Resistance between VDD pin and VDM pin Resistance Resistance VDD pin and VDM pin Resistance VDD pin and VDM pin Resistance VDD VDDD pin Resistance VDD pin Resistance VDD pin Resistance VDDD pin Resistance VDDD pi | Load short-circuiting detection voltage | $V_{SHORT}$ | _ | 0.40 | 0.50 | 0.60 | V | 2 | | 0 ∨ battery charge starting charger voltage | Charge overcurrent detection voltage | $V_{CIOV}$ | - | $V_{\text{CIOV}}-0.015$ | $V_{\text{CIOV}}$ | $V_{\text{CIOV}} + 0.015$ | V | 2 | | Voltage Vol | 0 V BATTERY CHARGE FUNCTION | | | | | | | | | 0 V battery charge inhibition battery voltage runction "unavailable" 0.4 0.8 1.3 V 2 2 NTERNAL RESISTANCE Resistance between VM pin and VDD pin RVM VDD = 1.8 V, VVM = 0 V 7.2 20 44 KΩ 3 Resistance between VM pin and VSS pin RVM VDD = 3.4 V, VVM = 1.0 V 7.2 20 44 KΩ 3 3 NPUT VOLTAGE Operating voltage between VDD pin and VSS pin VDD = 3.4 V, VVM = 1.0 V 7.2 20 44 KΩ 3 3 NPUT VOLTAGE Operating voltage between VDD pin and VDD pin and VM pin NDCTON Operating voltage between VDD pin and pi | 0 V battery charge starting charger voltage | V <sub>0CHA</sub> | _ | 0.0 | 0.7 | 1.5 | ٧ | 2 | | Voltage | 0 V battery charge inhibition battery | 1, | | | | 1.0 | \ , <i>.</i> | | | NTERNAL RESISTANCE Resistance between VM pin and VDD pin R <sub>VMD</sub> V <sub>DD</sub> = 1.8 V, V <sub>VM</sub> = 0 V 7.8 300 1310 KΩ 3 Resistance between VM pin and VSS pin R <sub>VMS</sub> V <sub>DD</sub> = 3.4 V, V <sub>VM</sub> = 1.0 V 7.2 20 44 KΩ 3 NIPUT VOLTAGE | • | V <sub>0INH</sub> | , , | 0.4 | 0.8 | 1.3 | V | 2 | | Resistance between VM pin and VSS pin Rvms $V_{DD} = 3.4 \text{ V}, V_{VM} = 1.0 \text{ V}$ 7.2 20 44 $R\Omega$ 3 INPUT VOLTAGE Operating voltage between VDD pin and VDS pin AV VDSOP1 | | I | | | I | | | | | INPUT VOLTAGE Operating voltage between VDD pin and VSS pin VDSOP1 - 1.5 - 6.5 V - Operating voltage between VDD pin and VSS pin VDSOP2 - 1.5 - 28 V - Operating voltage between VDD pin and VDSOP2 - 1.5 - 28 V - Operating voltage between VDD pin and VDSOP2 - 1.5 - 28 V - Operating voltage between VDD pin and VDSOP2 - 1.5 - 28 V - Operating voltage between VDD pin and VDSOP2 - 1.5 - 28 V - Operating voltage between VDD pin and VDSOP2 - 1.5 - 28 V - Operating voltage between VDD pin and VDSOP2 - 1.5 - 28 V - Operating voltage between VDD pin and VDSOP2 - 0.15 0.1 | Resistance between VM pin and VDD pin | $R_{VMD}$ | $V_{DD} = 1.8 \text{ V}, V_{VM} = 0 \text{ V}$ | 78 | 300 | 1310 | kΩ | 3 | | Operating voltage between VDD pin and VBS pin $V_{DSOP1} V_{DSOP2} V_{DSO$ | Resistance between VM pin and VSS pin | R <sub>VMS</sub> | $V_{DD} = 3.4 \text{ V}, V_{VM} = 1.0 \text{ V}$ | 7.2 | 20 | 44 | kΩ | 3 | | VSS pin $\frac{\text{VSSOP1}}{\text{Operating voltage between VDD pin and Vpin}} = \frac{\text{VSSOP1}}{\text{VSSOP2}} = \frac{\text{I.S}}{\text{-}} = \frac{\text{O.S}}{\text{VSSOP2}} = \frac{\text{V}}{\text{-}} = \frac{\text{O.S}}{\text{VV}} \frac{\text{O.S}}{\text{-}} \frac{\text{O.S}}{\text{-}} = \frac{\text{V}}{\text{-}} $ | INPUT VOLTAGE | | | | • | | | | | Operating voltage between VDD pin and VDSOP2 | Operating voltage between VDD pin and | \/· | | 1.5 | | 6.5 | 1/ | | | $ \begin{array}{c c c c c c c c c c c c c c c c c c c $ | VSS pin | V DSOP1 | _ | 1.5 | | 0.5 | V | | | VM pin NPUT CURRENT (WITH POWER-DOWN FUNCTION) Current consumption during operation Iope VDD = 3.4 V, VVM = 0 V 0.7 2.8 5.5 $\mu$ A 2 Current consumption during power-down IpDN VDD = VVM = 1.5 V - - 0.15 $\mu$ A 2 INPUT CURRENT (WITHOUT POWER-DOWN FUNCTION) Current consumption during operation Iope VDD = 3.4 V, VVM = 0 V 0.7 2.8 5.5 $\mu$ A 2 Current consumption during overdischarge IopeD VDD = 3.4 V, VVM = 0 V 0.7 2.8 5.5 $\mu$ A 2 Current consumption during overdischarge IopeD VDD = VVM = 1.5 V - - 3.8 $\mu$ A 2 OUTPUT RESISTANCE CO pin resistance "H" RCOH VCO = 3.0 V, VDD = 3.4 | | VDSOP2 | _ | 1.5 | _ | 28 | V | _ | | Current consumption during operation $Construction = Construction Construction$ | | | | | | | | | | Current consumption during power-down IPDN VDD = VVM = $1.5 \text{ V}$ $-$ $-$ $0.15$ $\mu\text{A}$ 2 INPUT CURRENT (WITHOUT POWER-DOWN FUNCTION) Current consumption during operation IOPE VDD = $3.4 \text{ V}$ , VVM = $0 \text{ V}$ $0.7 2.8 5.5 \mu\text{A}$ 2 Current consumption during overdischarge IOPED VDD = $VVM = 1.5 \text{ V}$ $-$ $-$ $-$ $3.8 \mu\text{A}$ 2 2 OUTPUT RESISTANCE IOPED VDD = $VVM = 1.5 \text{ V}$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ $-$ | ` | 1 | | <del></del> | <del></del> | <del></del> | | 1 - | | INPUT CURRENT (WITHOUT POWER-DOWN FUNCTION) | | | · | 0.7 | 2.8 | | | | | Current consumption during operation $ \text{OpE} V_{\text{DD}} = 3.4 \text{ V}, V_{\text{VM}} = 0 \text{ V}$ $0.7$ $2.8$ $5.5$ $\mu A$ $2$ Current consumption during overdischarge $ \text{OpED} V_{\text{DD}} = V_{\text{VM}} = 1.5 \text{ V}$ $ 3.8$ $\mu A$ $2$ $0$ $0$ $0$ $0$ $0$ $0$ $0$ $0$ $0$ $0$ | | | | _ | - | 0.15 | μΑ | 2 | | Current consumption during overdischarge Ioped VDD = VVM = $1.5 \text{ V}$ - - 3.8 $\mu$ A 2 OUTPUT RESISTANCE CO pin resistance "H" RCOH VCO = $3.0 \text{ V}$ , VDD = $3.4 $ | ` | 1. | | | | | | _ | | OUTPUT RESISTANCECO pin resistance "H" $R_{COH}$ $V_{CO} = 3.0 \text{ V}, V_{DD} = 3.4 $ | | | · | | | | | | | CO pin resistance "H" $R_{COH}$ $V_{CO} = 3.0 \text{ V}, V_{DD} = 3.4 \text{ V}, V_{VM} = 0 \text{ V}$ $2.4$ $10$ $30$ $k\Omega$ $4$ $4$ $4$ $4$ $4$ $4$ $4$ $4$ $4$ $4$ | | IOPED | V <sub>DD</sub> = V <sub>VM</sub> = 1.5 V | _ | _ | 3.8 | μΑ | 2 | | CO pin resistance "H" $RCOH$ $V_{VM} = 0 \text{ V}$ $2.4$ $10$ $30$ $R\Omega$ $4$ $4$ $10$ $30$ $R\Omega$ $4$ $10$ $10$ $10$ $10$ $10$ $10$ $10$ $10$ | OUTPUT RESISTANCE | 1 | V <sub>22</sub> = 2 0 \/ \/ <sub>2</sub> = - 2 4 \/ | | 1 | | | | | CO pin resistance "L" $V_{VM} = 0 \text{ V}$ $V_{VM} = 0 \text{ V}$ $V_{VM} = 0 \text{ V}$ $V_{VD} = 3.4 \text{ V}$ , $V_{VD} = 3.4 \text{ V}$ , $V_{VM} = 0 \text{ V}$ $V_$ | CO pin resistance "H" | R <sub>COH</sub> | $V_{VM} = 0 V$ | 2.4 | 10 | 30 | kΩ | 4 | | DO pin resistance "H" $R_{DOH}$ $V_{VM} = 0 \text{ V}$ $V_{VDD} = 3.4 \text{ V}$ , $V_{VDD} = 3.4 \text{ V}$ , $V_{VM} = 0 \text{ V}$ $ | CO pin resistance "L" | R <sub>COL</sub> | | 2.4 | 10 | 30 | kΩ | 4 | | DO pin resistance "L" $V_{VM} = 0 \text{ V}$ =$ | DO pin resistance "H" | R <sub>DOH</sub> | $V_{DO} = 3.0 \text{ V}, V_{DD} = 3.4 \text{ V},$ | 2.4 | 10 | 30 | kΩ | 4 | | Overcharge detection delay time $t_{\text{CU}}$ — $t_{\text{CU}} \times 0.6$ $t_{\text{CU}}$ $t_{\text{CU}} \times 1.6$ — 5 Overdischarge detection delay time $t_{\text{DL}}$ — $t_{\text{DL}} \times 0.6$ $t_{\text{DL}}$ $t_{\text{DL}} \times 1.6$ — 5 Discharge overcurrent detection delay time $t_{\text{DIOV}}$ — $t_{\text{DIOV}} \times 0.6$ $t_{\text{DIOV}} \times 1.6$ — 5 Load short-circuiting detection delay time $t_{\text{SHORT}}$ — $t_{\text{SHORT}} \times 0.6$ $t_{\text{SHORT}} \times 1.6$ — 5 | DO pin resistance "L" | R <sub>DOL</sub> | | 2.4 | 10 | 30 | kΩ | 4 | | Overdischarge detection delay time $t_{DL}$ — $t_{DL} \times 0.6$ $t_{DL}$ $t_{DL} \times 1.6$ — 5 Discharge overcurrent detection delay time $t_{DIOV}$ — $t_{DIOV} \times 0.6$ $t_{DIOV} \times 1.6$ — 5 Load short-circuiting detection delay time $t_{SHORT}$ — $t_{SHORT} \times 0.6$ $t_{SHORT} \times 1.6$ — 5 | DELAY TIME | | | | | | | | | Discharge overcurrent detection delay time $t_{DIOV}$ - $t_{DIOV} \times 0.6$ $t_{DIOV} \times 1.6$ - 5 Load short-circuiting detection delay time $t_{SHORT}$ - $t_{SHORT} \times 0.6$ $t_{SHORT} \times 1.6$ - 5 | Overcharge detection delay time | t <sub>CU</sub> | _ | $t_{\text{CU}}\times 0.6$ | tcu | t <sub>CU</sub> × 1.6 | _ | 5 | | Load short-circuiting detection delay time tshort - tshort × 0.6 tshort tshort × 1.6 - 5 | Overdischarge detection delay time | t <sub>DL</sub> | - | $t_{DL}\times 0.6$ | t <sub>DL</sub> | $t_{DL}\times 1.6$ | _ | 5 | | | Discharge overcurrent detection delay time | t <sub>DIOV</sub> | _ | $t_{DIOV} \times 0.6$ | t <sub>DIOV</sub> | $t_{DIOV} \times 1.6$ | _ | 5 | | Charge overcurrent detection delay time $ t_{\text{CIOV}} $ - $ t_{\text{CIOV}} \times 0.6 $ $ t_{\text{CIOV}} \times 1.6 $ - 5 | Load short-circuiting detection delay time | t <sub>SHORT</sub> | - | $t_{\text{SHORT}} \times 0.6$ | tshort | $t_{SHORT} \times 1.6$ | _ | | | | Charge overcurrent detection delay time | t <sub>CIOV</sub> | _ | $t_{\text{CIOV}} \times 0.6$ | t <sub>CIOV</sub> | $t_{\text{CIOV}} \times 1.6$ | - | 5 | <sup>\*1.</sup> Since products are not screened at high and low temperature, the specification for this temperature range is guaranteed by design, not tested in production. #### ■ Test Circuits Caution Unless otherwise specified, the output voltage levels "H" and "L" at CO pin ( $V_{CO}$ ) and DO pin ( $V_{DO}$ ) are judged by the threshold voltage (1.0 V) of the N-channel FET. Judge the CO pin level with respect to $V_{VM}$ and the DO pin level with respect to $V_{SS}$ . #### Overcharge detection voltage, overcharge release voltage (Test circuit 1) Overcharge detection voltage ( $V_{CU}$ ) is defined as the voltage V1 at which $V_{CO}$ goes from "H" to "L" when the voltage V1 is gradually increased from the starting condition of V1 = 3.4 V. Overcharge release voltage ( $V_{CL}$ ) is defined as the voltage V1 at which $V_{CO}$ goes from "L" to "H" when the voltage V1 is then gradually decreased. Overcharge hysteresis voltage ( $V_{HC}$ ) is defined as the difference between $V_{CU}$ and $V_{CL}$ . ### 2. Overdischarge detection voltage, overdischarge release voltage (Test circuit 2) Overdischarge detection voltage ( $V_{DL}$ ) is defined as the voltage V1 at which $V_{DO}$ goes from "H" to "L" when the voltage V1 is gradually decreased from the starting condition of V1 = 3.4 V, V2 = 0 V. Overdischarge release voltage ( $V_{DU}$ ) is defined as the voltage V1 at which $V_{DO}$ goes from "L" to "H" when the voltage V1 is then gradually increased. Overdischarge hysteresis voltage ( $V_{HD}$ ) is defined as the difference between $V_{DU}$ and $V_{DL}$ . ### 3. Discharge overcurrent detection voltage (Test circuit 2) Discharge overcurrent detection voltage ( $V_{DIOV}$ ) is defined as the voltage V2 whose delay time for changing $V_{DO}$ from "H" to "L" is discharge overcurrent delay time ( $t_{DIOV}$ ) when the voltage V2 is increased from the starting condition of V1 = 3.4 V, V2 = 0 V. ### 4. Load short-circuiting detection voltage (Test circuit 2) Load short-circuiting detection voltage ( $V_{SHORT}$ ) is defined as the voltage V2 whose delay time for changing $V_{DO}$ from "H" to "L" is load short-circuiting delay time ( $t_{SHORT}$ ) when the voltage V2 is increased from the starting condition of V1 = 3.4 V, V2 = 0 V. ### 5. Charge overcurrent detection voltage (Test circuit 2) Charge overcurrent detection voltage ( $V_{CIOV}$ ) is defined as the voltage V2 whose delay time for changing $V_{CO}$ from "H" to "L" is charge overcurrent delay time ( $t_{CIOV}$ ) when the voltage V2 is decreased from the starting condition of V1 = 3.4 V, V2 = 0 V. ### 6. Current consumption during operation (Test circuit 2) The current consumption during operation ( $I_{OPE}$ ) is the current that flows through the VDD pin ( $I_{DD}$ ) under the set conditions of V1 = 3.4 V and V2 = 0 V. #### Current consumption during power-down, current consumption during overdischarge (Test circuit 2) #### 7. 1 With power-down function The current consumption during power-down ( $I_{PDN}$ ) is $I_{DD}$ under the set conditions of V1 = V2 = 1.5 V. #### 7. 2 Without power-down function The current consumption during overdischarge (I<sub>OPED</sub>) is I<sub>DD</sub> under the set conditions of V1 = V2 = 1.5 V. ### 8. Resistance between VM pin and VDD pin (Test circuit 3) $R_{VMD}$ is the resistance between VM pin and VDD pin under the set conditions of V1 = 1.8 V, V2 = 0 V. #### 9. Resistance between VM pin and VSS pin (Test circuit 3) R<sub>VMS</sub> is the resistance between VM pin and VSS pin under the set conditions of V1 = 3.4 V, V2 = 1.0 V. #### 10. CO pin resistance "H" (Test circuit 4) The CO pin resistance "H" (R<sub>COH</sub>) is the resistance between VDD pin and CO pin under the set conditions of V1 = 3.4 V, V2 = 0 V, V3 = 3.0 V. #### 11. CO pin resistance "L" (Test circuit 4) The CO pin resistance "L" (R<sub>COL</sub>) is the resistance between VM pin and CO pin under the set conditions of V1 = 4.6 V, V2 = 0 V, V3 = 0.4 V. #### 12. DO pin resistance "H" (Test circuit 4) The DO pin H resistance ( $R_{DOH}$ ) is the resistance between VDD pin and DO pin under the set conditions of V1 = 3.4 V, V2 = 0 V, V4 = 3.0 V. #### 13. DO pin resistance "L" (Test circuit 4) The DO pin L resistance (R<sub>DOL</sub>) is the resistance between VSS pin and DO pin under the set conditions of V1 = 1.8 V, V2 = 0 V, V4 = 0.4 V. #### 14. Overcharge detection delay time (Test circuit 5) The overcharge detection delay time ( $t_{CU}$ ) is the time needed for $V_{CO}$ to go to "L" just after the voltage V1 increases and exceeds $V_{CU}$ under the set conditions of V1 = 3.4 V, V2 = 0 V. #### 15. Overdischarge detection delay time (Test circuit 5) The overdischarge detection delay time (t<sub>DL</sub>) is the time needed for V<sub>DO</sub> to go to "L" after the voltage V1 decreases and falls below $V_{DL}$ under the set conditions of V1 = 3.4 V, V2 = 0 V. #### 16. Discharge overcurrent detection delay time (Test circuit 5) The discharge overcurrent detection delay time (t<sub>DIOV</sub>) is the time needed for V<sub>DO</sub> to go to "L" after the voltage V2 increases and exceeds $V_{DIOV}$ under the set conditions of V1 = 3.4 V, V2 = 0 V. ### 17. Load short-circuiting detection delay time (Test circuit 5) The load short-circuiting detection delay time ( $t_{SHORT}$ ) is the time needed for $V_{DO}$ to go to "L" after the voltage V2 increases and exceeds $V_{SHORT}$ under the set conditions of V1 = 3.4 V, V2 = 0 V. #### Charge overcurrent detection delay time (Test circuit 5) The charge overcurrent detection delay time ( $t_{CIOV}$ ) is the time needed for $V_{CO}$ to go to "L" after the voltage V2 decreases and falls below $V_{CIOV}$ under the set conditions of V1 = 3.4 V, V2 = 0 V. #### 0 V battery charge starting charger voltage (0 V battery charge function "available") (Test circuit 2) The 0 V charge starting charger voltage ( $V_{0CHA}$ ) is defined as the absolute value of voltage V2 at which $V_{CO}$ goes to "H" ( $V_{CO} = V_{DD}$ ) when the voltage V2 is gradually decreased from the starting conditions of V1 = V2 = 0 V. #### 0 V battery charge inhibition battery voltage (0 V battery charge function "unavailable") (Test circuit 2) The 0 V charge inhibition battery voltage ( $V_{OINH}$ ) is defined as the voltage V1 at which $V_{CO}$ goes to "H" ( $V_{CO} = V_{DD}$ ) when the voltage V1 is gradually increased, after setting V1 = 0 V, V2 = -4.0 V. Figure 6 Test Circuit 2 Figure 7 Test Circuit 3 Figure 8 Test Circuit 4 Figure 9 Test Circuit 5 #### Operation Remark Refer to "■ Battery Protection IC Connection Example". #### 1. Normal status The S-8200A Series monitors the voltage of the battery connected between the VDD pin and VSS pin and the voltage difference between the VM pin and VSS pin to control charging and discharging. When the battery voltage is in the range from overdischarge detection voltage ( $V_{DL}$ ) to overcharge detection voltage ( $V_{CIOV}$ ), and the VM pin voltage is in the range from charge overcurrent detection voltage ( $V_{CIOV}$ ) to discharge overcurrent detection voltage ( $V_{DIOV}$ ), the S-8200A Series turns both the charging and discharging control FETs on. This condition is called the normal status, and in this condition charging and discharging can be carried out freely. The resistance ( $R_{VMD}$ ) between the VM pin and VDD pin, and the resistance ( $R_{VMS}$ ) between the VM pin and VSS pin are not connected in the normal status. Caution When the battery is connected for the first time, discharging may not be enabled. In this case, short the VM pin and VSS pin, or set the VM pin's voltage at the level of V<sub>ClOV</sub> or more and at the level of V<sub>DlOV</sub> or less by connecting the charger. The S-8200A Series then returns to the normal status. #### 2. Overcharge status When the battery voltage becomes higher than $V_{CU}$ during charging in the normal status and detection continues for the overcharge detection delay time ( $t_{CU}$ ) or longer, the S-8200A Series turns the charging control FET off to stop charging. This condition is called the overcharge status. $R_{\text{VMD}}$ and $R_{\text{VMS}}$ are not connected in the overcharge status. The overcharge status is released in the following two cases. - (1) In the case that the VM pin voltage is lower than $V_{DIOV}$ , the S-8200A Series releases the overcharge status when the battery voltage falls below $V_{CL}$ . - (2) In the case that the VM pin voltage is higher than or equal to $V_{DIOV}$ , the S-8200A Series releases the overcharge status when the battery voltage falls below $V_{CU}$ . The discharge is started by connecting a load after the overcharge detection, the VM pin voltage rises more than the voltage at VSS pin due to the $V_f$ voltage of the parasitic diode, because the discharge current flows through the parasitic diode in the charging control FET. If this VM pin voltage is higher than or equal to $V_{DIOV}$ , the S-8200A Series releases the overcharge status when the battery voltage is lower than or equal to $V_{CU}$ . Caution If the battery is charged to a voltage higher than $V_{CU}$ and the battery voltage does not fall below $V_{CU}$ even when a heavy load is connected, discharge overcurrent detection and load short-circuiting detection do not function until the battery voltage falls below $V_{CU}$ . Since an actual battery has an internal impedance of tens of $m\Omega$ , the battery voltage drops immediately after a heavy load that causes overcurrent is connected, and discharge overcurrent detection and load short-circuiting detection function. #### 3. Overdischarge status When the battery voltage falls below overdischarge detection voltage ( $V_{DL}$ ) during discharging in the normal status and the detection continues for the overdischarge detection delay time ( $t_{DL}$ ) or longer, the S-8200A Series turns the discharging control FET off to stop discharging. This condition is called the overdischarge status. Under the overdischarge status, the VM pin and VDD pin are shorted by $R_{VMD}$ in the S-8200A Series. The VM pin voltage is pulled up by $R_{VMD}$ . When a battery in the overdischarge status is connected to a charger and provided that the VM pin voltage is lower than –0.7 V typ., the S-8200A Series releases the overdischarge status when the battery voltage reaches V<sub>DL</sub> or higher. When VM pin voltage is not lower than -0.7 V typ., the S-8200A Series releases the overdischarge status when the battery voltage reaches $V_{DU}$ or higher. R<sub>VMS</sub> is not connected in the overdischarge status. #### 3. 1 With power-down function Under the overdischarge status, when voltage difference between the VM pin and VDD pin is 0.8 V typ. or lower, the power-down function works and the current consumption is reduced to the current consumption during power-down (I<sub>PDN</sub>). By connecting a battery charger, the power-down function is released when the VM pin voltage is 0.7 V typ. or lower. #### 4. Discharge overcurrent status (discharge overcurrent, load short-circuiting) When a battery in the normal status is in the status where the voltage of the VM pin is equal to or higher than $V_{DIOV}$ because the discharge current is higher than the specified value and the status lasts for the discharge overcurrent detection delay time ( $t_{DIOV}$ ), the discharge control FET is turned off and discharging is stopped. This status is called the discharge overcurrent status. In the discharge overcurrent status, the VM pin and VSS pin are shorted by the $R_{VMS}$ in the S-8200A Series. However, the voltage of the VM pin is at the $V_{DD}$ potential due to the load as long as the load is connected. When the load is disconnected, the VM pin returns to the $V_{SS}$ potential. The voltage at the VM pin returns to $V_{DIOV}$ or lower, the S-8200A Series releases the discharge overcurrent status. $R_{VMD}$ is not connected in the discharge overcurrent detection status. #### 5. Charge overcurrent status When a battery in the normal status is in the status where the voltage of the VM pin is lower than $V_{CIOV}$ because the charge current is higher than the specified value and the status lasts for the charge overcurrent detection delay time ( $t_{CIOV}$ ), the charge control FET is turned off and charging is stopped. This status is called the charge overcurrent status. The S-8200A Series releases the charge overcurrent status when the voltage at the VM pin returns to $V_{CIOV}$ or higher by removing the charger. The charge overcurrent detection function does not work in the overdischarge status. $R_{\text{VMD}}$ and $R_{\text{VMS}}$ are not connected in the charge overcurrent status. #### 6. 0 V battery charge function "available" This function is used to recharge a connected battery whose voltage is 0 V due to self-discharge. When the 0 V battery charge starting charger voltage ( $V_{0CHA}$ ) or a higher voltage is applied between the EB+ and EB- pins by connecting a charger, the charging control FET gate is fixed to the $V_{DD}$ potential. When the voltage between the gate and source of the charging control FET becomes equal to or higher than the threshold voltage due to the charger voltage, the charging control FET is turned on to start charging. At this time, the discharging control FET is off and the charging current flows through the internal parasitic diode in the discharging control FET. When the battery voltage becomes equal to or higher than $V_{DU}$ , the S-8200A Series enters the normal status. - Caution 1. Some battery providers do not recommend charging for a completely self-discharged battery. Please ask the battery provider to determine whether to enable or inhibit the 0 V battery charge function. - 2. The 0 V battery charge function has higher priority than the charge overcurrent detection function. Consequently, a product in which use of the 0 V battery charge function is enabled charges a battery forcibly and the charge overcurrent cannot be detected when the battery voltage is lower than V<sub>DL</sub>. #### 7. 0 V battery charge function "unavailable" This function inhibits recharging when a battery that is internally short-circuited (0 V battery) is connected. When the battery voltage is the 0 V battery charge inhibition battery voltage ( $V_{0INH}$ ) or lower, the charging control FET gate is fixed to the EB– pin voltage to inhibit charging. When the battery voltage is $V_{0INH}$ or higher, charging can be performed. Caution Some battery providers do not recommend charging for a completely self-discharged battery. Please ask the battery provider to determine whether to enable or inhibit the 0 V battery charge function. #### 8. Delay circuit The detection delay times are determined by dividing a clock of approximately 4 kHz by the counter. **Remark** $t_{DIOV}$ and $t_{SHORT}$ start when $V_{DIOV}$ is detected. When $V_{SHORT}$ is detected over $t_{SHORT}$ after $V_{DIOV}$ , the S-8200A Series turns the discharging control FET off within $t_{SHORT}$ from the time of detecting $V_{SHORT}$ . Figure 10 #### **■** Timing Charts #### 1. Overcharge detection, overdischarge detection \*1. (1): Normal status (2): Overcharge status (3): Overdischarge status Remark The charger is assumed to charge with a constant current. Figure 11 #### 2. Discharge overcurrent detection \*1. (1): Normal status (2): Discharge overcurrent status **Remark** The charger is assumed to charge with a constant current. Figure 12 #### 3. Charge overcurrent detection \*1. (1): Normal status (2): Charge overcurrent status (3): Overdischarge status Remark The charger is assumed to charge with a constant current. Figure 13 #### ■ Battery Protection IC Connection Example Figure 14 **Table 11 Constants for External Components** | Symbol | Part | Purpose | Тур. | Min. | Max. | Remark | |--------|----------------------|------------------------------------------------|--------|----------|--------|---------------------------------------------------------------------------------------------------------------------------------------| | FET1 | N-channel<br>MOS FET | Discharge control | - | - | I | Threshold voltage ≤ Overdischarge detection voltage <sup>*1</sup> Gate to source withstanding voltage ≥ Charger voltage <sup>*2</sup> | | FET2 | N-channel<br>MOS FET | Charge control | - | - | I | Threshold voltage ≤ Overdischarge detection voltage*1 Gate to source withstanding voltage ≥ Charger voltage*2 | | R1 | Resistor | ESD protection,<br>For power fluctuation | 330 Ω | 150 Ω | 1 kΩ | Resistance should be as small as possible to avoid lowering the overcharge detection accuracy due to current consumption.*3 | | C1 | Capacitor | For power fluctuation | 0.1 μF | 0.068 μF | 1.0 μF | Connect a capacitor of 0.068 μF or higher between VDD pin and VSS pin.*4 | | R2 | Resistor | Protection for reverse connection of a charger | 2 kΩ | 300 Ω | 4 kΩ | Select as large a resistance as possible to prevent current when a charger is connected in reverse.*5 | <sup>\*1.</sup> If the threshold voltage of an FET is low, the FET may not cut the charging current. If an FET with a threshold voltage equal to or higher than the overdischarge detection voltage is used, discharging may be stopped before overdischarge is detected. - \*2. If the withstanding voltage between the gate and source is lower than the charger voltage, the FET may be destroyed. - \*3. An accuracy of overcharge detection voltage is guaranteed by R1 = 330 $\Omega$ . Connecting resistors with other values worsen the accuracy. In case of connecting larger resistor to R1, the voltage between the VDD pin and VSS pin may exceed the absolute maximum rating because the current flows to the S-8200A Series from the charger due to reverse connection of charger. Connect a resistor of 150 $\Omega$ or more to R1 for ESD protection. - \*4. When connecting a resistor of 150 $\Omega$ or less to R1 or a capacitor of 0.068 $\mu$ F or less to C1, the S-8200A Series may malfunction when power dissipation is largely fluctuated. - \*5. When a resistor more than 4 k $\Omega$ is connected to R2, the charge current may not be cut. #### Caution 1. The above constants may be changed without notice. 2. It has not been confirmed whether the operation is normal or not in circuits other than the above example of connection. In addition, the example of connection shown above and the constant do not guarantee proper operation. Perform thorough evaluation using the actual application to set the constant. #### ■ Precautions - The application conditions for the input voltage, output voltage, and load current should not exceed the package power dissipation. - Do not apply an electrostatic discharge to this IC that exceeds the performance ratings of the built-in electrostatic protection circuit. - SII claims no responsibility for any and all disputes arising out of or in connection with any infringement by products including this IC of patents owned by a third party. ### ■ Characteristics (Typical Data) #### 1. Current consumption #### 1. 2 I<sub>PDN</sub> vs. Ta #### 1. 3 $I_{OPE}$ vs. $V_{DD}$ 2. Overcharge detection / release voltage, overdischarge detection / release voltage, overcurrent detection voltage, charge overcurrent detection voltage, and delay time 2. 1 V<sub>CU</sub> vs. Ta 2. 2 V<sub>CL</sub> vs. Ta 2. 3 V<sub>DL</sub> vs. Ta 2. 4 V<sub>DU</sub> vs. Ta 2. 5 $t_{\text{CU}}$ vs. Ta 2. 6 t<sub>DL</sub> vs. Ta 2. 7 V<sub>DIOV</sub> vs. Ta 2. 8 $t_{DIOV}$ vs. $V_{DD}$ #### 3. CO pin / DO pin 3.1 R<sub>COH</sub> vs. $V_{CO}$ 3. 2 R<sub>COL</sub> vs. V<sub>CO</sub> 3. 3 $R_{DOH}$ vs. $V_{DO}$ 3. 4 $R_{DOL}$ vs. $V_{DO}$ #### ■ Marking Specifications #### 1. SOT-23-6 Top view 6 5 4 (1) (2) (3) (4) (1) to (3): Product code (refer to **Product name vs. Product code**) (4): Lot number #### Product name vs. Product code | Product Name | Product Code | | | | | | |-----------------|--------------|-----|-----|--|--|--| | Floduct Name | (1) | (2) | (3) | | | | | S-8200AAC-M6T1U | V | 3 | С | | | | | S-8200AAH-M6T1U | V | 3 | Η | | | | | S-8200AAY-M6T1U | V | 3 | Υ | | | | | S-8200ABE-M6T1U | V | 4 | Е | | | | Remark Please contact our sales office for the products other than those specified above. #### 2. SNT-6A (1) to (3): Product code (refer to **Product name vs. Product code**) (4) to (6): Lot number #### Product name vs. Product code | Product Name | Product Code | | | |-----------------|--------------|-----|-----| | Floductivallie | (1) | (2) | (3) | | S-8200AAA-I6T1U | V | 3 | Α | | S-8200AAB-I6T1U | V | 3 | В | | S-8200AAC-I6T1U | V | 3 | С | | S-8200AAD-I6T1U | V | 3 | D | | S-8200AAF-I6T1U | V | 3 | F | | S-8200AAG-I6T1U | V | 3 | G | | S-8200AAH-I6T1U | V | 3 | Н | | S-8200ABA-I6T1U | V | 4 | Α | Remark Please contact our sales office for the products other than those specified above. ### No. MP006-A-P-SD-2.0 | TITLE | SOT236-A-PKG Dimensions | | |-------|-------------------------|--| | No. | MP006-A-P-SD-2.0 | | | SCALE | | | | UNIT | mm | | | | | | | | | | | | | | | S | Seiko Instruments Inc. | | No. MP006-A-C-SD-3.1 | TITLE | SOT236-A-Carrier Tape | |------------------------|-----------------------| | No. | MP006-A-C-SD-3.1 | | SCALE | | | UNIT | mm | | | | | | | | | | | Seiko Instruments Inc. | | ### No. MP006-A-R-SD-2.1 | TITLE | SOT236-A-Reel | | | |-------------------------------|------------------|-----|-------| | No. | MP006-A-R-SD-2.1 | | | | SCALE | | QTY | 3,000 | | UNIT | mm | | | | | | | | | | | | | | | | | | | Seiko Instruments Inc. | | | | | OCIKO IIISTI UIII EIITS IIIC. | | | | ### No. PG006-A-P-SD-2.0 | TITLE | SNT-6A-A-PKG Dimensions | |------------------------|-------------------------| | No. | PG006-A-P-SD-2.0 | | SCALE | | | UNIT | mm | | | | | | | | | | | | | | Seiko Instruments Inc. | | #### No. PG006-A-C-SD-1.0 | TITLE | SNT-6A-A-Carrier Tape | | |-------|------------------------|--| | No. | PG006-A-C-SD-1.0 | | | SCALE | | | | UNIT | mm | | | | | | | | | | | | | | | | | | | S | Seiko Instruments Inc. | | | TITLE | SNT-6A-A-Reel | | | |------------------------|------------------|------|-------| | No. | PG006-A-R-SD-1.0 | | | | SCALE | | QTY. | 5,000 | | UNIT | mm | | | | | | | | | Seiko Instruments Inc. | | | | Caution Making the wire pattern under the package is possible. However, note that the package may be upraised due to the thickness made by the silk screen printing and of a solder resist on the pattern because this package does not have the standoff. 注意 パッケージ下への配線パターン形成は可能ですが、本パッケージはスタンドオフが無いので、パターン上のレジスト厚み、シルク印刷の厚みによってパッケージが持ち上がることがありますのでご配慮ください。 No. PG006-A-L-SD-3.0 | TITLE | SNT-6A-A-Land Recommendation | | |------------------------|------------------------------|--| | No. | PG006-A-L-SD-3.0 | | | SCALE | | | | UNIT | mm | | | | | | | | | | | | | | | | | | | Seiko Instruments Inc. | | | ## SII Seiko Instruments Inc. www.sii-ic.com - The information described herein is subject to change without notice. - Seiko Instruments Inc. is not responsible for any problems caused by circuits or diagrams described herein whose related industrial properties, patents, or other rights belong to third parties. The application circuit examples explain typical applications of the products, and do not guarantee the success of any specific mass-production design. - When the products described herein are regulated products subject to the Wassenaar Arrangement or other agreements, they may not be exported without authorization from the appropriate governmental authority. - Use of the information described herein for other purposes and/or reproduction or copying without the express permission of Seiko Instruments Inc. is strictly prohibited. - The products described herein cannot be used as part of any device or equipment affecting the human body, such as exercise equipment, medical equipment, security systems, gas equipment, or any apparatus installed in airplanes and other vehicles, without prior written permission of Seiko Instruments Inc. - The products described herein are not designed to be radiation-proof. - Although Seiko Instruments Inc. exerts the greatest possible effort to ensure high quality and reliability, the failure or malfunction of semiconductor products may occur. The user of these products should therefore give thorough consideration to safety design, including redundancy, fire-prevention measures, and malfunction prevention, to prevent any accidents, fires, or community damage that may ensue.