MQ132-04

# **EPSON**



# Real Time Clock Module RTC-4553

| Model       | Product Number  |
|-------------|-----------------|
| RTC-4553 AA | Q4145535x000100 |
| RTC-4553 A  | Q4145535x000200 |
| RTC-4553 B  | Q4145535x000300 |



# **SEIKO EPSON CORPORATION**



In pursuit of "Saving" Technology, Epson electronic device. Our Lineup of semiconductors, Liquid crystal displays and quartz devices assists in creating the products of our customers' dreams. Epson IS energy savings.

## NOTICE

- No part of this material may be reproduced or duplicated in any form or any means without the written permission of Seiko Epson.
- Seiko Epson reserves the right to make changes to this material without notice.
- Seiko Epson does not assume any liability of any kind arising out of any inaccuracies contained in this material or due to its application or use in any product or circuit and, further, there is no representation that this material is applicable to products requiring high level reliability, such as, medical products.
- Moreover, no license to any intellectual property rights is granted by implication or otherwise, and there is no representation or warranty that anything made in accordance with this material will be free from any patent or copyright infringement of a third party.
- This material of portions thereof may contain technology or the subject relating to strategic products under the control of the Foreign Exchange and Foreign Trade Law of Japan and may require an export license from the Ministry of international Trade and industry or other approval from another government agency.

# CONTENTS

| 1. Overview                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 1                                           |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|
| 2. Block Diagram                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 1                                           |
| 3. Terminal description<br>3.1. Terminal connections<br>3.2. Terminal functions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 2                                           |
| 4. Absolute maximum ratings                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 3                                           |
| 5. Recommended operating conditions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 3                                           |
| 6. Frequency characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 3                                           |
| <ul> <li>7. Electrical characteristics</li> <li>7.1. DC, AC Characteristics</li> <li>7.1.1. VDD = 5 V.</li> <li>7.1.2. VDD = 3 V.</li> <li>7.2. Timing Chart</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 4<br>. 4<br>. 5                             |
| 8. How to use.         8.1. Registers.         8.1.1. Register Table         8.1.2. Register Description.         8.2.1. Time/Calendar Counter Registers         8.2.2. Control Registers.         8.3.1. Data Read         8.3.2. Data Write/Modify.         8.3.3. Initialize.         8.3.4. Timing Pulse Output         8.3.5. Sample Operation Flow Charts.         8.3.6. CS1 and /CS0 Operation         8.3.7. System Power Down During Interface Operation         8.3.8. Power Supply and CS1 Operation         8.3.10. Power Supply Connection Example         8.3.11. Processing of Non-Existent Data         8.3.12. Timing Charts | <b>7</b><br>.78990<br>102122121315515161617 |
| 9. External dimensions / Marking layout                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 21                                          |
| 10. Reference Data2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 2                                           |
| 11. Application notes       2         11.1. Notes on handling       2         11.2. Notes on packaging       2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 23                                          |

# Real-Time Clock Module

# RTC - 4553

- Built-in 32.768 kHz quartz crystal allows adjustment- free operation and assures high accuracy
- Integrated clock (hours, minutes, seconds) and calendar (year, month, day, day of the week) counter
- Automatic leap year compensation until 2099
- Selectable 24-hour/12-hour display mode (with AM/PM indication)
- Clock data modification using increment method
- Clock data serial output in BCD format
- Software controlled 30 second adjustment
- Selectable 1/10 Hz or 1024 Hz timing pulse output
- $\bullet$  Built-in SRAM (30  $\times\,4$  bit)
- $\bullet$  Constant voltage drive realizes low power consumption (1  $\mu A$  Typ.) and minimizes voltage-induced frequency fluctuations
- Supports low-voltage operation (3 V)

## 1. Overview

The RTC-4553 is a very compact real-time clock module with permanent calendar and serial data input/output, suitable for use in portable devices.

It incorporates a heat-resistant 32.768 kHz quartz oscillator. The space saving package allows high-density mounting and facilitates automated production.

Besides the clock and calendar functions (comprising all items from years to seconds), the RTC-4553 incorporates also a  $30 \times 4$  bit SRAM and offers other useful features.

The use of a CMOS IC make possible low-voltage, low-power operation, to ensure proper timekeeping also when powered from a backup battery. The module is ideal for providing accurate time data in a wide range of portable devices such as video cameras, multi-function cellular phones, handy POS terminals, etc.



## 2. Block Diagram

## 3. Terminal description

## 3.1. Terminal connections



## 3.2. Terminal functions

| Signal designation                  | Pin No.      | Input<br>/ Output | Function                                                                                                                                                                                                                                                                                                            |
|-------------------------------------|--------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GND                                 | 1            |                   | Power supply negative pin. Connect to ground.                                                                                                                                                                                                                                                                       |
| WR<br>(WRITE enable)                | 2            |                   | Address and data are written at $\overline{WR} = "L"$ . Counter data (second digit to year digit) are written using the incrementing method.<br>Data at the specified address are read at $\overline{WR} = "H"$ . While the address is being set at SIN, the data at SOUT are for the previously specified address. |
| Siℕ<br>( Serial input )             | 3            | I                 | Serial address and data I/O pin. Serves for address and control register writing for the various counters, and for RAM address and data writing.                                                                                                                                                                    |
| SCK<br>( Serial clock )             | 4            | I                 | Serial I/O sync signal input pin. Input a sync signal to this pin to allow address<br>and data read/write synchronized to this signal.<br>One cycle comprises 8 clocks (4 address clocks + 4 data clocks)                                                                                                           |
| L1–L3<br>L4 , L5                    | 5–7<br>9, 10 | _                 | Test pins reserved for use by Epson. Be sure to leave these pins unconnected.                                                                                                                                                                                                                                       |
| VDD                                 | 8            | _                 | Power supply pin. Connect to a power source. For normal operation and bus access, supply 5 V $\pm$ 10% or 3 V $\pm$ 10%. For backup battery operation, provide a voltage of 2 V or higher.<br>See Note 1.                                                                                                           |
| CS0<br>( Chip select 0 )            | 11           | I                 | This pin serves to select the RTC. While $\overline{CSO}$ is "L", the microprocessor can perform register access. While $\overline{CSO}$ is "H", $SOUT$ is in the high-impedance state.                                                                                                                             |
| CS1<br>( Chip select 1 )            | 12           | I                 | Connect this pin to the power down detection circuit. If no power down detection circuit is used, connect to the Hi level. When CS1 is "L", SOUT and $\overline{\text{TPOUT}}$ are in the high-impedance state, regardless of $\overline{\text{CSO}}$ .<br>See 8.3.8, "Power supply and CS1 Operation."             |
| So∪⊤<br>( Serial output )           | 13           | О                 | Serial address and data output pin. Serves for address and control register readout of the various counters, and for RAM address and data readout.                                                                                                                                                                  |
| TPout<br>( Timing pulse<br>output ) | 14           | 0                 | Output pin for 1024 Hz or 1/10 Hz timing pulse, based on internal reference clock. For clock accuracy checking, use 1/10 Hz.<br>For 1024 Hz, the duty cycle changes once every 10 seconds.                                                                                                                          |

Note1 At initial power-on or voltage restoration from an intermediate potential outside of the range where operation is assured (0.3 V to 1.9 V), the power-on reset circuit may not operate normally, leading to possible malfunction. (See section " 8.3.9. Power-On Reset ".)

Note2 Be sure to connect a bypass capacitor of 0.1  $\mu F$  or more directly between VDD and GND.

GND=0 V

## 4. Absolute maximum ratings

| 4. Absolute maximum ratings G |      |                                     |      |         |    |  |  |  |  |  |  |
|-------------------------------|------|-------------------------------------|------|---------|----|--|--|--|--|--|--|
| Item                          | Max. | Unit                                |      |         |    |  |  |  |  |  |  |
| Power supply voltage          | Vdd  | Vdd-GND                             | -0.3 | +6.0    |    |  |  |  |  |  |  |
| Input voltage                 | Vin  | SIN, SCK, WR, CS0, CS1              | -0.3 | VDD+0.3 | V  |  |  |  |  |  |  |
| Output voltage                | Vout | SOUT, TPOUT                         | -0.3 | VDD+0.3 |    |  |  |  |  |  |  |
| Storage temperature           | Tstg | Stored bare product after unpacking | -55  | +125    | °C |  |  |  |  |  |  |

## 5. Recommended operating conditions

| Item                  | Symbol | Condition       | Min. | Тур. | Max. | Unit |
|-----------------------|--------|-----------------|------|------|------|------|
| Power supply voltage  | Vdd    | Vdd-GND         | 2.7  | 5.0  | 5.5  | V    |
| Operation temperature | TOPR   | No condensation | -30  |      | +70  | °C   |

## 6. Frequency characteristics

| 6. Frequency characteristics GND: |                 |                         |                 |        |                                  |  |  |  |  |  |  |  |
|-----------------------------------|-----------------|-------------------------|-----------------|--------|----------------------------------|--|--|--|--|--|--|--|
| Item                              | Symbol          | Conditio                | n               | Rating | Unit                             |  |  |  |  |  |  |  |
|                                   |                 | Ta = +25 °C             | AA              | 5 ± 5  |                                  |  |  |  |  |  |  |  |
| Frequency precision               | $\Delta$ f / fo | $V_{DD} = 5.0 V$        | A               | 5 ± 10 | $\times$ 10 <sup>-6</sup>        |  |  |  |  |  |  |  |
|                                   |                 | VBD = 0.0 V             | В               | 5 ± 20 |                                  |  |  |  |  |  |  |  |
| Frequency/temperature             | tOP             | Ta = $-10 \degree C$ to | +70 °C,         | +10    | × 10 <sup>-6</sup>               |  |  |  |  |  |  |  |
| characteristics                   | lOF             | VDD = 5 V (Reference    | ed at +25 °C)   | -120   | ₹ 10                             |  |  |  |  |  |  |  |
| Frequency/voltage                 | f/V             | Ta = Fixed, VDD = 2     | 2 V to 5.5 V    | ±5     | × 10 <sup>-6</sup>               |  |  |  |  |  |  |  |
| characteristics                   | 17 V            | (Referenced a           | at 5 V)         | ΞJ     | * 10                             |  |  |  |  |  |  |  |
| Aging                             | fa              | Ta = +25 °C, VDD = 5    | 5 V, First year | ± 5    | $\times$ 10 <sup>-6</sup> / year |  |  |  |  |  |  |  |

Note

(1) Frequency tolerance rating applies to VDD = 5.0 V. (At VDD = 3 V, voltage characteristics must be taken into consideration.)

(2) Frequency tolerance rating applies at the time of shipment.

(3) Design the peripheral circuitry so that power start-up time (tr) is  $1.0 \ \mu s/V \le t_R \le 1.6 \ ms/V$ .

## 7. Electrical characteristics

## 7.1. DC, AC Characteristics

## 7.1.1. VDD = 5 V

## (1) DC Characteristics

| (1) DC Characterist         | tics                          |                                                                              |              | (GND=0 V         | , Ta = −30 °C | C ~ +70 °C) |  |
|-----------------------------|-------------------------------|------------------------------------------------------------------------------|--------------|------------------|---------------|-------------|--|
| Item                        | Symbol                        | Condition                                                                    | Vd           | $D = 5 V \pm 10$ | )%            | Unit        |  |
| nem                         | Gymbol                        | Condition                                                                    | Min.         | Тур.             | Max.          | Onit        |  |
| Data retention<br>voltage   | VDH                           | _                                                                            | 2.0          | _                | 5.5           | V           |  |
| Current                     | IDD1<br>(normal operation)    | $\overline{SCK} = 500 \text{ kHz}$ $\overline{CS0} = L,  CS1 = H$            | _            | _                | 100           | μA          |  |
| consumption                 | IDD2<br>(backup<br>operation) | $\overline{SCK} = 0 \text{ Hz}$ $\overline{CS0} = \text{H},  CS1 = \text{L}$ | _            | 1.0              | 3.0           | μη          |  |
| Output voltage              | Vон                           | Юн = -400 μА                                                                 | Vdd -<br>0.4 | _                | _             | V           |  |
|                             | Vol                           | IOL = 1.6 mA                                                                 | —            |                  | 0.4           |             |  |
| Output leak                 | lozн                          | Vout = 5.5 V                                                                 | -2.0         | _                | 2.0           |             |  |
| current                     | Iozl                          | Vout = 0 V                                                                   | -2.0         | _                | 2.0           | μA          |  |
| Input voltago               | Vih                           | —                                                                            | 4/5 Vdd      |                  | —             | V           |  |
| Input voltage               | VIL                           |                                                                              | _            |                  | 1/5 Vdd       | v           |  |
| Input current               | Ін                            | VIN = 5.5 V                                                                  | -2.0         | _                | 2.0           |             |  |
|                             | lı∟                           | VIN = 0 V                                                                    | -2.0         | —                | 2.0           | μA          |  |
| Oscillation<br>startup time | Ts                            | Ta = +25 °C                                                                  |              |                  | 3.0           | S           |  |

#### (2) AC Characteristics (GND=0 V, Ta = $-30 \circ C \sim +70 \circ C$ ) $V\text{DD} = 5~\text{V} \pm 10~\%$ Item Symbol Condition Unit Min. Typ. Max. SCK frequency **f**CLK \_ \_ 500 kHz \_ SCK "L" time tWCKL 1.0 \_ \_\_\_\_ \_ SCK "H" time tWCKH 1.0 \_\_\_\_ \_ \_\_\_\_ SCK pause time 1.0 tPS \_ CS0 setup time 0 tscs \_ \_\_\_ \_\_\_\_ μs CS0 hold time 0.5 tHCS \_\_\_\_ \_\_\_\_ \_\_\_\_ SIN data setup time 0.2 tsD SIN data hold time 0.2 thd — \_\_\_\_ \_\_\_\_ WR setup time tSWR 1.0 \_ \_\_\_\_ \_\_\_\_ WR hold time tHWR 0.5 \_\_\_\_ \_ \_ SOUT delay time tDS0 CL=100 pF \_ 150 500 Time lag between CS0 , CS1 enable tDSZ1 CL=100 pF 100 and SOUT output Time lag between CS0 disable and tDSZ2 100 CL=100 pF \_ \_\_\_\_ SOUT high Z ns Time lag between CS1 enable and CL=100 pF 100 tDPZ1 \_ \_\_\_ TPOUT output Time lag between CS1 disable and tDPZ2 CL=100 pF 100 \_\_\_\_ \_\_\_\_ TPOUT high Z

## 7.1.2. VDD = 3 V

| (1) DC Characterist                 | ics                           |          |                                |         | ·                        | , Ta = −30 °(        | C ~ +70 °C) |
|-------------------------------------|-------------------------------|----------|--------------------------------|---------|--------------------------|----------------------|-------------|
| Item                                | Symbol                        |          | Condition                      |         | $D = 3 V \pm 10$         |                      | Unit        |
|                                     |                               |          |                                | Min.    | Тур.                     | Max.                 |             |
| Data retention voltage              | VDH                           |          | _                              | 2.0     | _                        | 3.3                  | V           |
| Current                             | IDD1<br>(normal operation)    |          | CK = 300 kHz<br>- = L, CS1 = H | _       | _                        | 100                  |             |
| consumption                         | IDD2<br>(backup<br>operation) |          | SCK = 0 Hz<br>= H, CS1 = L     | _       | 1.0                      | 3.0                  | μA          |
| Output voltage                      | Voн<br>Vol                    |          | H = -400 μA<br>OL = 1.2 mA     | VDD-0.4 | _                        | 0.4                  | V           |
| Output leak                         | IOZH                          |          | OL = 1.2  MA<br>/OUT = 3.3 V   | -2.0    |                          | 2.0                  |             |
| current                             | lozL                          |          | VOUT = 0 V                     | -2.0    |                          | 2.0                  | μA          |
|                                     | VIH                           |          |                                | 4/5 VDD | _                        | 2.0                  |             |
| Input voltage                       | VIL                           |          | _                              |         | _                        | 1/5 Vdd              | V           |
|                                     | Ін                            |          | VIN = 3.3 V                    | -2.0    | _                        | 2.0                  |             |
| Input current                       | lı∟                           |          | VIN = 0 V                      | -2.0    |                          | 2.0                  | μA          |
| Oscillation<br>startup time         | Ts                            |          | Ta = +25 °C                    | _       | _                        | 3.0                  | s           |
| (2) AC Characterist                 |                               | <b>a</b> | <b>0</b>                       |         | ( GND=0 V<br>D = 3 V ±10 | <u>, Ta = −30 °(</u> |             |
| Ite                                 | em                            | Symbol   | Condition                      | Min.    | Тур.                     | Max.                 | Unit        |
| SCK frequency                       |                               | fCLK     | _                              |         |                          | 300                  | kHz         |
| SCK "L" time                        |                               | tWCKL    | _                              | 1.5     |                          |                      |             |
| SCK "H" time                        |                               | twcкн    | _                              | 1.5     |                          | —                    |             |
| SCK pause time                      |                               | tPS      |                                | 1.5     | _                        | —                    |             |
| CS0 setup time                      |                               | tscs     | _                              | 0       | _                        | —                    |             |
| CS0 hold time                       |                               | tHCS     |                                | 1.0     |                          | _                    | μs          |
| SIN data setup time                 |                               | tSD      | —                              | 0.2     |                          | —                    |             |
| SIN data hold time                  |                               | tHD      |                                | 0.2     | _                        | —                    |             |
| WR setup time                       |                               | tSWR     | —                              | 1.5     | —                        | —                    |             |
| WR hold time                        |                               | tHWR     | -                              | 1.0     | —                        | -                    |             |
| Sout delay time                     |                               | tDSO     | CL=100 pF                      |         | 300                      | 500                  |             |
| Time lag between<br>and So∪⊤ output | CS0 , CS1 enable              | tDSZ1    | CL=100 pF                      | —       | _                        | 200                  |             |
| Time lag between<br>Sout high Z     | CS0 disable and               | tDSZ2    | CL=100 pF                      |         | —                        | 200                  | ns          |
|                                     | CS1 enable and                | tDPZ1    | CL=100 pF                      | _       | _                        | 200                  |             |
| Time lag between<br>TPOUT high Z    | CS1 disable and               | tDPZ2    | CL=100 pF                      | _       |                          | 200                  |             |

## 7.2. Timing Chart



## 8. How to use

## 8.1. Registers

8.1.1. Register Table

|         |    |        |    |    |             |                     |                        |                      |                  |        |      |                       | MOE     | )E 2 ( | (User            | RAM                   | l regis          | ter 2)              |                   |
|---------|----|--------|----|----|-------------|---------------------|------------------------|----------------------|------------------|--------|------|-----------------------|---------|--------|------------------|-----------------------|------------------|---------------------|-------------------|
|         |    |        |    |    |             |                     |                        |                      |                  |        |      | Ad                    | Idres   | S      |                  |                       | User I           | RAM reg             | ister             |
|         |    |        |    |    |             |                     |                        |                      |                  |        | A    | 3                     | A2      | A1     | A0               | D3                    | D2               | 2 D1                | D0                |
|         |    |        |    |    |             |                     |                        |                      |                  | 0      | C    | )                     | 0       | 0      | 0                | RA <sub>63</sub>      | 3 RA             | 62 RA <sub>61</sub> | RA <sub>60</sub>  |
|         |    |        |    |    |             |                     | ſ                      |                      |                  | M      | OD   | E 1                   | (Us     | er R/  | AM re            | giste                 | r 1)             | 1                   | RA <sub>64</sub>  |
|         |    |        |    |    |             |                     | Address User RAM regis |                      |                  |        |      |                       |         | lister | RA <sub>68</sub> |                       |                  |                     |                   |
|         |    |        |    |    |             |                     | A3                     | A                    |                  | <br>A1 | A    | 0 [                   | 03      | D2     | D1               | D0                    | RA <sub>72</sub> |                     |                   |
|         |    |        |    |    |             |                     | f                      | 0                    | 0                | 0      |      | 0                     | 0       |        | -                | RA2                   | RA1              | RA <sub>0</sub>     | RA <sub>76</sub>  |
| <b></b> |    |        |    |    |             |                     | MO                     | DE 0                 |                  |        |      | -                     | _       |        |                  |                       |                  | RA <sub>4</sub>     | RA <sub>80</sub>  |
|         | A  | ddress | ;  |    | Register    |                     |                        |                      | С                | ount   | er c | ontro                 | ol regi | ster   |                  |                       |                  | RA <sub>8</sub>     | RA <sub>84</sub>  |
| -       | A3 | A2     | A1 | A0 | designation | D3                  | [                      | 02                   | D1               |        |      | D0                    | Ţ       |        | egister          | name                  |                  | RA <sub>12</sub>    | RA <sub>88</sub>  |
| 0       | 0  | 0      | 0  | 0  | S1          | S <sub>8</sub>      | 5                      | S4                   | S <sub>2</sub>   |        | S    | S₁                    |         | 1-sec  | ond di           | git cour              | nter             | RA <sub>16</sub>    | RA <sub>92</sub>  |
| 1       | 0  | 0      | 0  | 1  | S10         | 0                   | S                      | <b>3</b> 40          | S <sub>20</sub>  |        | S    | S <sub>10</sub>       |         | 10-se  | cond d           | igit cou              | nter             | RA <sub>20</sub>    | RA <sub>96</sub>  |
| 2       | 0  | 0      | 1  | 0  | MI1         | miଃ                 | n                      | ni4                  | mi <sub>2</sub>  |        | n    | ni₁                   |         |        |                  | git coun              |                  | RA <sub>24</sub>    | RA <sub>100</sub> |
| 3       | 0  | 0      | 1  | 1  | MI10        | 0                   | r                      | ni <sub>40</sub>     | mi <sub>20</sub> | D      | m    | ni <sub>10</sub>      |         |        |                  | git cou               |                  | RA <sub>28</sub>    | RA <sub>104</sub> |
| 4       | 0  | 1      | 0  | 0  | H1          | h <sub>8</sub>      | -                      | h4                   | h <sub>2</sub>   |        |      | h1                    |         |        |                  | t count               |                  | RA <sub>32</sub>    | RA <sub>108</sub> |
| 5       | 0  | 1      | 0  | 1  | H10         |                     |                        | 0                    | h <sub>20</sub>  |        | h    | <b>1</b> 10           |         | 10-h   | our dig          | it coun               | ter              | RA <sub>36</sub>    | RA <sub>112</sub> |
|         | 0  | 4      | 4  | 0  | W           |                     |                        |                      |                  |        |      |                       |         |        |                  | مائمنا م              |                  | RA <sub>40</sub>    | RA <sub>116</sub> |
| 6<br>7  | 0  | 1      | 1  | 0  | D1          | 0<br>d <sub>8</sub> | -                      | N4<br>d4             | W <sub>2</sub>   |        |      | W₁<br>d₁              | Da      |        |                  | k digit o<br>t counte |                  | RA <sub>44</sub>    | MS0               |
| 8       | 1  | 0      | 0  | 0  | D10         | 0                   |                        | 0                    | d <sub>20</sub>  |        |      | u <sub>1</sub><br>110 |         |        |                  | it count              |                  | RA <sub>48</sub>    |                   |
| 9       | 1  | 0      | 0  | 1  | MO1         | mo <sub>8</sub>     |                        | 104                  | mo;              |        |      | 10<br>101             |         |        |                  | git coun              |                  | RA <sub>52</sub>    |                   |
| A       | 1  | 0      | 1  | 0  | MO10        | 0                   |                        | 0                    | 0                | -      |      | <b>10</b> 10          |         |        |                  | git cour              |                  | RA <sub>56</sub>    |                   |
| В       | 1  | 0      | 1  | 1  | Y1          | y <sub>8</sub>      | Ŋ                      | <b>y</b> 4           | y <sub>2</sub>   |        |      | <b>y</b> 1            |         |        |                  | t count               |                  | MS0                 |                   |
| С       | 1  | 1      | 0  | 0  | Y10         | <b>y</b> 80         |                        | ,<br>/ <sub>40</sub> | y <sub>20</sub>  |        |      | /10                   |         |        | -                | it count              |                  |                     |                   |
| D       | 1  | 1      | 0  | 1  | CNT 1       | TPS                 | 30                     | ADJ                  | CNT              | R      | 24/  | / 12                  |         | Co     | ontrol r         | egister               | 1                | 1                   |                   |
| Е       | 1  | 1      | 1  | 0  | CNT 2       | BUSY                | PC                     | ONC                  | _                |        |      | *                     |         | Co     | ontrol r         | egister               | 2                | 1                   |                   |
| F       | 1  | 1      | 1  | 1  | CNT 3       | SYSR                | TE                     | ST                   | MS               | 1      | Μ    | IS0                   |         | Co     | ontrol r         | egister               | 3                | ]                   |                   |

\* In positive logic, "H" on the data bus corresponds to "1" in the register. "ADDRESS\_F" of MODE 1 and MODE 2 is the same as "ADDRESS\_F" of MODE 0.

Notes

(1) Do not set invalid (out of range) data for the time and calendar. Otherwise counting errors may occur.

(2) At power-on (before initialization), the data for each bit are cleared. Write the registers to set the values.

(3) Always set the D0 bit (\* bit) of the control register 2 to "0".
(4) When reading the D1 bit (— bit) of the control register 2, data of this bit are undefined.
(5) Always set the D3 bit (TEST bit) of the control register 3 to "0".

## 8.1.2. Register Bit Functions

| Bit name                             |                                                                                                          |                                                              |                                                                             | F                                                         | unctio                         | n                                  |                      |                    |           |                |  |
|--------------------------------------|----------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|-----------------------------------------------------------------------------|-----------------------------------------------------------|--------------------------------|------------------------------------|----------------------|--------------------|-----------|----------------|--|
| Bit marked "0"                       | Unused bit th                                                                                            | at cannot be                                                 | e written                                                                   |                                                           |                                |                                    |                      |                    |           |                |  |
| Second to year digit                 | BCD code. D                                                                                              |                                                              |                                                                             |                                                           |                                |                                    |                      |                    |           |                |  |
| PM/ AM                               | "1" indicates                                                                                            |                                                              |                                                                             |                                                           |                                |                                    | read al              | lso whe            | n 24-ho   | our format is  |  |
|                                      |                                                                                                          | selected (24/12=1). (AM: 00:00 to 11:59, PM: 12:00 to 23:59) |                                                                             |                                                           |                                |                                    |                      |                    |           |                |  |
|                                      | To be coded                                                                                              | as 7-base c                                                  | ounter.                                                                     |                                                           |                                |                                    |                      |                    |           |                |  |
| Day of the week digit                | Example                                                                                                  |                                                              |                                                                             |                                                           |                                |                                    |                      |                    |           |                |  |
| Day of the week digit                |                                                                                                          | ata                                                          | 0                                                                           | 1                                                         | 2                              | 3                                  | 4                    | 5                  | 6         |                |  |
|                                      | Coded day                                                                                                | of the wee                                                   | k Sun.                                                                      | Mon.                                                      | Tue.                           | Wed.                               | Thu.                 | Fri.               | Sat.      |                |  |
| Year digit                           | Automatic lea                                                                                            |                                                              | pensatic                                                                    | n up to 2                                                 | 2099                           |                                    |                      |                    |           |                |  |
| User RAM area                        | 30 × 4 bit SRAM<br>Bit for selecting reference signal output                                             |                                                              |                                                                             |                                                           |                                |                                    |                      |                    |           |                |  |
|                                      |                                                                                                          | ng reference                                                 | e signal o                                                                  | output                                                    |                                | TPS                                | oit                  | Frequer            | ncy (cycl | e time)        |  |
| TPS                                  | waveform.                                                                                                |                                                              |                                                                             |                                                           |                                | 0                                  |                      |                    | 976.5 μs  |                |  |
| (Timing pulse selection)             | Note 1/10 H                                                                                              | z is not ou                                                  | utput for                                                                   | 10 sec                                                    | onds                           | 1                                  |                      | 10 Hz (1           | •         | /              |  |
|                                      |                                                                                                          | wer-on or sy                                                 |                                                                             |                                                           |                                |                                    |                      | - (                | /         |                |  |
| 30ADJ                                | Setting this b                                                                                           | it to "1" perf                                               | orms 30                                                                     | second                                                    | adjustm                        | nent.                              |                      |                    |           |                |  |
| (30 seconds adjustment)              | The bit autom                                                                                            |                                                              |                                                                             |                                                           |                                |                                    | is com               | pleted (           | after 76  | δ.3 μs).       |  |
| CNTR                                 | Setting this b                                                                                           | it to "1" rese                                               | ets the tir                                                                 | ne and c                                                  | alenda                         | r counte                           | ers.                 |                    |           |                |  |
| (Counter reset)                      |                                                                                                          | <u> </u>                                                     | <u> </u>                                                                    |                                                           |                                |                                    |                      |                    |           |                |  |
| 24/12                                | 24-hour or 12<br>to "0", 12-hou                                                                          |                                                              |                                                                             | on bit. W                                                 | hen se                         | t to "1",                          | 24-hou               | ir forma           | it is use | d. When set    |  |
|                                      | Used when re                                                                                             | ading/writin                                                 | ng time a                                                                   | nd calen                                                  | dar cou                        | unter da                           | ta. Set              | to "1" w           | vhen ca   | rry occurs.    |  |
| _                                    | BUSY bit                                                                                                 | Mode                                                         |                                                                             |                                                           | Meaning                        |                                    |                      |                    |           |                |  |
| Busy                                 |                                                                                                          |                                                              |                                                                             | ndar cou                                                  |                                |                                    |                      |                    |           |                |  |
|                                      | 1                                                                                                        | Carry                                                        | lime/cale                                                                   | ndar cou                                                  | nter rea                       | d/write p                          | rohibite             | ed                 |           |                |  |
| PONC<br>(Power-on-clear detection)   | At power-on,<br>same effect a<br>Regi<br>Time/calendar<br>Control register<br>User RAM area<br>When PONC | s data initia<br>ster<br>counters<br>s<br>is "1", data       | lization.<br>00-year, (<br>00-minute<br>All "0" (Po<br>Undefined<br>must be | 01-month, (<br>00- seco<br>DNC = "1")<br>1<br>2 set. Firs | Data<br>D1-day, A<br>nd, 0-day | M 12-hour<br>of the we<br>this bit | r,<br>ek<br>(this ca | ]<br>]<br>an be do | one by v  | writing "1" to |  |
| Dit marked "                         | SYSR and the<br>Cannot be wr                                                                             |                                                              |                                                                             |                                                           |                                |                                    | time/ca              | alendar            | counte    | rs.            |  |
| Bit marked " – "<br>Bit marked " * " | Can be writte                                                                                            |                                                              |                                                                             |                                                           |                                | meu.                               |                      |                    |           |                |  |
|                                      | At SYSR = "                                                                                              |                                                              |                                                                             |                                                           |                                | SYSR hi                            | t is res             | set to "r          | )" by ca  | using an up    |  |
|                                      | transition of C                                                                                          |                                                              |                                                                             |                                                           |                                |                                    |                      |                    | ou        | an up          |  |
|                                      | Regi                                                                                                     |                                                              |                                                                             |                                                           | Data                           |                                    |                      |                    |           |                |  |
| SYSR                                 | Time/calendar                                                                                            | counters                                                     |                                                                             | 01-month,                                                 |                                |                                    |                      |                    |           |                |  |
| (System reset)                       | Control register                                                                                         | -                                                            |                                                                             | e, 00- seco                                               | nd, 0-day                      | of the we                          | ek                   | -                  |           |                |  |
|                                      | Control registers     All "0" (SYSR = "1")       User RAM area     Undefined                             |                                                              |                                                                             |                                                           |                                |                                    |                      |                    |           |                |  |
|                                      | USCI IVIII area                                                                                          |                                                              | Ondenne                                                                     | u                                                         |                                |                                    |                      | 1                  |           |                |  |
| TEST                                 | Epson test bi                                                                                            |                                                              |                                                                             |                                                           |                                |                                    |                      |                    |           |                |  |
|                                      | These 2 bits                                                                                             | serve for mo                                                 | ode sele                                                                    | ction.                                                    |                                |                                    |                      |                    |           |                |  |
|                                      | MS1 MS                                                                                                   | 0 Mode na                                                    | me                                                                          |                                                           | Conter                         | nt                                 |                      |                    |           |                |  |
|                                      | 0 0                                                                                                      | Mode                                                         | <sup>U</sup> regi                                                           | sters 1 - 3                                               |                                | s and control                      |                      |                    |           |                |  |
| MS0, MS1<br>(Mode selection)         | 0 1                                                                                                      | Mode                                                         | <sup>U</sup> regi                                                           | e/calendar<br>sters 1 - 3                                 |                                |                                    |                      |                    |           |                |  |
|                                      | 1 0                                                                                                      | Mode                                                         | regis                                                                       | r RAM are<br>ster 3                                       |                                |                                    |                      |                    |           |                |  |
|                                      | 1 1                                                                                                      | Mode                                                         |                                                                             | r RAM are<br>rol registe                                  |                                | RA119) a                           | nd                   |                    |           |                |  |
| L                                    | 1                                                                                                        |                                                              |                                                                             |                                                           |                                |                                    |                      |                    |           |                |  |

## 8.2. Register Description

### 8.2.1. Time/Calendar Counter Registers

· In normal mode (CNTR = "0"), the counter is incremented by a write operation.

(1) Second digit counter

Counts values from 0 to 59. The counter can be read and incremented. When the second digit counter is incremented, fractions below full seconds are reset. Therefore a carry occurs 1 second after the increment operation is finished.

| A3 | A2 | A1 | A0 | Name | D3 | D2                    | D1                    | D0              | Register contents          |
|----|----|----|----|------|----|-----------------------|-----------------------|-----------------|----------------------------|
| 0  | 0  | 0  | 0  | S1   | Sଃ | <b>S</b> <sub>4</sub> | <b>S</b> <sub>2</sub> | S <sub>1</sub>  | 1-second digit counter     |
| 0  | 0  | 0  | 1  | S10  | 0  | S <sub>40</sub>       | S <sub>20</sub>       | S <sub>10</sub> | 10-second digit<br>counter |

#### (2) Minute digit counter

| <br>nute ulgi                                                                            | i counter |    |    |      |     |     |                 |     |                        |  |  |  |
|------------------------------------------------------------------------------------------|-----------|----|----|------|-----|-----|-----------------|-----|------------------------|--|--|--|
| A3                                                                                       | A2        | A1 | A0 | Name | D3  | D2  | D1              | D0  | Register contents      |  |  |  |
| 0                                                                                        | 0         | 1  | 0  | MI1  | miଃ | mi₄ | mi <sub>2</sub> | mi₁ | 1-minute digit counter |  |  |  |
| 0 0 1 1 MI10 0 mi <sub>40</sub> mi <sub>20</sub> mi <sub>10</sub> 10-minute digit counte |           |    |    |      |     |     |                 |     |                        |  |  |  |
| Counte volues from 0 to 50. The counter can be read and incremented                      |           |    |    |      |     |     |                 |     |                        |  |  |  |

Counts values from 0 to 59. The counter can be read and incremented.

#### (3) Hour digit counter

| A3 | A2 | A1 | A0 | Name | D3             | D2 | D1              | D0              | Register contents       |
|----|----|----|----|------|----------------|----|-----------------|-----------------|-------------------------|
| 0  | 1  | 0  | 0  | H1   | h <sub>8</sub> | h4 | h <sub>2</sub>  | h <sub>1</sub>  | 1-minute digit counter  |
| 0  | 1  | 0  | 1  | H10  | PM/AM          | 0  | h <sub>20</sub> | h <sub>10</sub> | 10-minute digit counter |

Counts values from 0 to 23. The counter can be read, and the 1-hour digit counter can be incremented. (The 10-hour digit counter cannot be incremented.)

D0 in the control register 1 sets the 12-hour/24-hour display format.

| 24/12 bit          | Displayed time                             |
|--------------------|--------------------------------------------|
| 0 (12-hour format) | AM 12:00 to AM 11:59, PM 12:00 to PM 11:59 |
| 1 (24-hour format) | AM 00:00 to AM 11:59, PM 12:00 to PM 23:59 |
|                    |                                            |

<sup>r</sup> PM/AM bit: This bit is output also when 24-hour format is selected.

\* Time keeping is not affected also when the 12-hour/24- hour format is switched during clock operation.

#### (4) Day of the week digit counter

| - 1 |    | ž  | 1  |    |      |    | 1          |    |            |                               |
|-----|----|----|----|----|------|----|------------|----|------------|-------------------------------|
|     | A3 | A2 | A1 | A0 | Name | D3 | D2         | D1 | D0         | Register contents             |
|     | 0  | 1  | 1  | 0  | W    | 0  | <b>W</b> 4 | W2 | <b>W</b> 1 | Day of the week digit counter |

Counts values from 0 to 6. The counter can be read and incremented. The correspondence between count value and day of the week is set by the user.

| ; | Data                  | 0    | 1    | 2    | 3    | 4    | 5    | 6    |
|---|-----------------------|------|------|------|------|------|------|------|
|   | Coded day of the week | Sun. | Mon. | Tue. | Wed. | Thu. | Fri. | Sat. |

#### (5) Day digit counter

Example

| A3       | A2        | A1         | A0       | Name     | D3             | D2   | D1              | D0              | Register contents    |
|----------|-----------|------------|----------|----------|----------------|------|-----------------|-----------------|----------------------|
| 0        | 1         | 1          | 1        | D1       | d <sub>8</sub> | d4   | d <sub>2</sub>  | d <sub>1</sub>  | 1-day digit counter  |
| 1        | 0         | 0          | 0        | D10      | 0              | 0    | d <sub>20</sub> | d <sub>10</sub> | 10-day digit counter |
| The cour | ator volu | o io diffo | ront don | anding a | n tha ma       | n th | •               |                 |                      |

The counter value is different depending on the month.

(a) For long months (1, 3, 5, 7, 8, 10, 12), the counter counts values from 1 to 31. The counter can be read and incremented.

(b) For short months (4, 6, 9, 11), the counter counts values from 1 to 30. The counter can be read and incremented.

(c) For February, the counter counts values from 1 to 29 if it is a leap year and from 1 to 28 in other years. The counter can be read and incremented.

#### (6) Month digit counter

|                                                         | A3 | A2 | A1 | A0 | Name | D3              | D2              | D1              | D0              | Register contents      |
|---------------------------------------------------------|----|----|----|----|------|-----------------|-----------------|-----------------|-----------------|------------------------|
| 1 0 1 0 MO10 0 0 0 mo <sub>10</sub> 10-month digit cour | 1  | 0  | 0  | 1  | MO1  | mo <sub>8</sub> | mo <sub>4</sub> | mo <sub>2</sub> | mo <sub>1</sub> | 1-month digit counter  |
|                                                         | 1  | 0  | 1  | 0  | MO10 | 0               | 0               | 0               | <b>mo</b> 10    | 10-month digit counter |

Counts values from 1 to 12. The counter can be read and incremented.

#### (7) Year digit counter

| A3 | A2 | A1 | A0 | Name | D3          | D2          | D1                     | D0          | Register contents     |
|----|----|----|----|------|-------------|-------------|------------------------|-------------|-----------------------|
| 1  | 0  | 1  | 1  | Y1   | <b>y</b> 8  | <b>y</b> 4  | <b>y</b> <sub>2</sub>  | <b>y</b> 1  | 1-year digit counter  |
| 1  | 1  | 0  | 0  | Y10  | <b>y</b> 80 | <b>y</b> 40 | <b>y</b> <sub>20</sub> | <b>y</b> 10 | 10-year digit counter |

Counts values from 0 to 99 for the last two digits of the year. The counter can be read and incremented. Until 2099, leap year compensation is automatically provided. ('92, '96, '00, '04, '08, '12, '16, '20 ... are leap years.)

### 8.2.2. Control Registers

#### (1) Control register 1

| A3           | A2 | A1 | A0  | Name   | D3  | D2    | D1   | D0    | Register contents  |
|--------------|----|----|-----|--------|-----|-------|------|-------|--------------------|
| 1            | 1  | 0  | 1   | CNT 1  | TPS | 30ADJ | CNTR | 24/12 | Control register 1 |
| <b>^</b> · · |    |    | 4.0 | 1 /0.1 |     |       |      |       | 11 14 4 8 8        |

Control register 1 performs 12-hour/24-hour display format switching, digit counter reset, 30 second adjustment, and timing pulse signal switching. The register allows data read and write.

#### (a) TPS bit (D3)

The TPS bit selects the timing pulse output waveform.

| TPS bit | Frequency (cycle)  | "L" level duty  |
|---------|--------------------|-----------------|
| 0       | 1024 Hz (976.5 μs) | 1/2 (488.28 μs) |
| 1       | 1/10 Hz (10 s)     | 3/5 (6 s)       |

1/10 Hz is not output for 10 seconds after power-on or system reset (output is "L").

#### (b) 30ADJ bit (D2)

When "1" is written to this bit, one of the following reset operations is carried out.

| Seconds digit before<br>adjustment | Seconds digit after adjustment                           |
|------------------------------------|----------------------------------------------------------|
| 29 seconds or less                 | Seconds reset to "00" without carry to 1-minute<br>digit |
| 30 seconds or more                 | Seconds reset to "00" with carry to 1-minute digit       |

When "1" was written to the 30ADJ bit, the bit automatically resets itself to "0" within 76.3  $\mu$ s The 30 second adjustment function also resets fractions below full seconds. The TPOUT 1/10 Hz duty changes for one cycle only during 30 second adjustment.

#### (c) CNTR bit (D1)

The CNTR bit resets the time/calendar counters.

| CNTR bit | Content                                                 |
|----------|---------------------------------------------------------|
| 0        | Normal mode (time/calendar counters can be incremented) |
| 1        | Selected counter is reset to "0"                        |

\* For counters other than the year, selecting either the 1 or the 10 digit counter will reset both counters.

When CNTR is used to reset the seconds, fractions below full seconds are also reset. The TPOUT 1/10 Hz duty changes for one cycle only during reset.

#### (d) 24/12 bit (D0)

The 24/12 bit serves to switch between 12-hour and 24-hour format.

| 24/12 bit          | Displayed time                             |
|--------------------|--------------------------------------------|
| 0 (12-hour format) | AM 12:00 to AM 11:59, PM 12:00 to PM 11:59 |
| 1 (24-hour format) | AM 00:00 to AM 11:59, PM 12:00 to PM 23:59 |

\* PM/AM bit: This bit is output also when 24-hour format is selected.

\* Time keeping is not affected also when the 12-hour/24- hour format is switched during clock operation.

#### (2) Control register 2

| ľ | A3 | A2 | A1 | A0 | Name  | D3   | D2   | D1 | D0 | Register contents  |
|---|----|----|----|----|-------|------|------|----|----|--------------------|
| ĺ | 1  | 1  | 1  | 0  | CNT 2 | BUSY | PONC | _  | *  | Control register 2 |

Control register 2 provides flags for carry detect and power-on-clear detect.

#### (a) BUSY bit (D3)

The BUSY bit serves for time/calendar counter digit carry detection.

| BUSY bit | Mode        | Meaning                                     |
|----------|-------------|---------------------------------------------|
| 0        | Normal mode | Time/calendar counter read/write possible   |
| 1        | Carry       | Time/calendar counter read/write prohibited |

If the BUSY bit is "L", carry does not occur for at least 3.9 ms. (Also when read/write is carried out at point "a" in the chart below, carry does not occur for 3.9 ms.)

Take the processing time into consideration and design the read/write operation to complete within 3.8 ms. Clock read/write during carry

· Read It may not be possible to read correct data.

• Write Because the clock has priority, the write operation does not increment the counter.

(During carry, the result is the same as for a read operation.)



#### (b) PONC bit (D2)

The PONC bit is the power-on-clear detection bit (see next page). It is set to "1" when power-on-clear is detected. The PONC bit is reset  $(1 \rightarrow 0)$  by setting the SYSR bit to "1".

(c) D1 bit (bit marked "-")

When this bit is read, data are undefined.

(d) D0 bit (bit marked " \* ")

When writing this bit, always set it to "0".

#### (3) Control register 3

Control register 3 serves for reading and writing data for address mode switching and making system reset settings.

The control register 3 applies to modes 0 - 2.

| A3 | A2 | A1 | A0 | Name  | D3   | D2   | D1              | D0              | Register contents  |
|----|----|----|----|-------|------|------|-----------------|-----------------|--------------------|
| 1  | 1  | 1  | 1  | CNT 3 | SYSR | TEST | MS <sub>1</sub> | MS <sub>0</sub> | Control register 3 |

(a) SYSR bit (D3)

The SYSR bit serves for clearing all counter registers (see section on initialization on next page). This bit is reset by making  $\overline{CS0}$  High and  $\overline{SCK}$  Low.

(b) TEST bit (D2)

The TEST bit serves to switch the IC to the test mode.

Note Be sure to permanently set this bit to "0". Otherwise correct operation is not assured.

#### (c) MS1, MS0 bit (D1, D0)

The MS1 and MS0 bits serve for address switching.

| MS1 | MS0 | Mode name | Content                                                                      |  |  |
|-----|-----|-----------|------------------------------------------------------------------------------|--|--|
| 0   | 0   | MODE 0    | Time/calendar counters and control registers 1 - 3                           |  |  |
| 0   | 1   | MODE 0    | Time/calendar counters and control registers 1 - 3                           |  |  |
| 1   | 0   | MODE 1    | User RAM area (RA <sub>0</sub> - RA <sub>59</sub> ) and control register 3   |  |  |
| 1   | 1   | MODE 2    | User RAM area (RA <sub>60</sub> - RA <sub>119</sub> ) and control register 3 |  |  |

## 8.3. How to use

## 8.3.1. Data Read

When CS0 is "L", the serial address data input at SIN are read at the leading edge of SCK . Next, when

 $\overline{WR}$  = "H" is taken in on the 8th pulse leading edge of  $\overline{SCK}$  the counter control register or RAM address is selected. The data of the selected counter control register or RAM address are output in the following cycle from Sout, in sync with the  $\overline{SCK}$  trailing edge.

## 8.3.2. Data Write/Modify

When  $\overline{CSO}$  is "L", the serial address data input at SIN are read at the leading edge of  $\overline{SCK}$ . Next, when  $\overline{WR}$  = "H" is taken in on the 8th pulse leading edge of  $\overline{SCK}$ , the counter control register or RAM address is selected, and data are written as shown below.

| en |
|----|
| te |

The selected counter register or RAM address data are output in the following cycle from Sout, in sync with the  $\overline{SCK}$  trailing edge.

\* The hour digit counter can be incremented via the 1-hour digit counter.

### 8.3.3. Initialize

(1) System reset

When the SYSR bit in the control register 3 is set to "1", all logic bits are initialized. The SYSR bit is reset to "0" by causing an up transition of  $\overline{CS0}$  and a down transition of  $\overline{SCK}$ .

| Register               | Data                                                                                                 |  |  |  |
|------------------------|------------------------------------------------------------------------------------------------------|--|--|--|
| Time/calendar counters | <ul> <li>year, 01-month, 01-day, AM 12-hour, 00-minute,<br/>00- second, 0-day of the week</li> </ul> |  |  |  |
| Control registers      | All "0" (SYSR = "1")                                                                                 |  |  |  |
| User RAM area          | Undefined                                                                                            |  |  |  |

Until system reset is released, TPOUT is fixed to "L".

1/10 Hz is not output for 10 seconds after system reset is released.

#### (2) Power-on-clear

At power-on, the power-on-clear function automatically performs a sequence identical to system reset. However, because the PONC bit remains at "1", a system reset must be performed to set the PONC bit to "0" before setting the time and calendar.

#### 8.3.4. Timing Pulse Output

The timing pulse is output from the TPOUT pin.

Normally, a 1024 Hz signal is output. By setting the TPS bit in the control register 1 to "1", this can be switched to 1/10 Hz.



#### 8.3.5. Sample Operation Flow Charts

- (1) Time/calendar initialize example
  - (Example for initialization through power-on-clear when battery was changed etc.)



(2) Time/calendar modify example (8:00  $\rightarrow$  12:00)



MS0=0, MS1=0

While BUSY = "1", a carry operation is in progress and the setting should not be carried out.

4 times (8  $\rightarrow$  9  $\rightarrow$  10 $\rightarrow$  11 $\rightarrow$  12)  $\uparrow$ 

10-hour digit is automatically carried. The processing should be completed within 3.8 ms after detecting BUSY = "0".

(3) Time/calendar modify example using counter reset (8:00  $\rightarrow$  2:00)





(4) RAM write example

- Note 1 If processing is not completed within 3.8 ms, check the BUSY bit again.
- Note 2 Reset (CNTR  $\leftarrow$  "1") applies to the digits for which writing was performed [1-hour digit and 10-hour digit in example (3)]. Consequently, to change the setting from 11:00 to 2:00, the hour digit must be reset (CNTR  $\rightarrow$  "1").

For the year, CNTR is used separately for the 1-year digit and 10-year digit. Performing CNTR on the 1-year digit does not change the 10-year digit. Conversely, performing CNTR on the 10-year digit does not change the 1-year digit.



(7) Time/calendar read example using BUSY bit down transition



8.3.6. CS1 and /CS0 Operation

When designing a floating arrangement, take the following into consideration.  $\overline{CS0}$  can be floating while CS1 = "L", but CS1 can never be floating. (Otherwise a through current would flow, leading to increased current consumption during operation on backup battery power.) When CS1 = "L", input is disabled, and SOUT and  $\overline{TPOUT}$  are at high impedance.



8.3.7. System Power Down During Interface Operation

When the system power goes down during interface operation with the CPU, causing CS1 to become "L", the incomplete data will be invalid. Immediately after system power restoration, when CS1 has become "H", the output data from SOUT are undefined for one cycle.

8.3.8. Power Supply and CS1 Operation

When the system power is shut down, VDD falls to the battery voltage. When used at VDD  $\pm$ 10%, CS1 must be set to "L" before VDD crosses point <A> in the diagram below. When system power is restored, CS1 must be set to "H" before VDD crosses point <B>.



## 8.3.9. Power-On Reset

When the system power is turned on, the power-on reset function operates automatically, performing a sequence identical to system reset. However, because the PONC bit remains at "1", a system reset must be performed to set the PONC bit to "0" before setting the time and calendar.

The conditions for power-on reset and the conditions for data retention and normal IC operation during power fluctuation are shown below.



|     |                                                                                                     |          | $Ia = -30 ^{\circ}C to + 70 ^{\circ}C$ |
|-----|-----------------------------------------------------------------------------------------------------|----------|----------------------------------------|
| t 1 | Condition tR for power-on reset at $0^{+0.3}$ V $\rightarrow$ 3 V or $0^{+0.3}$ V $\rightarrow$ 5 V | (Note 1) | 1.0 $\mu s/V \leq t R \leq 1.6 \ ms/V$ |
| t 2 | Condition tR for no power-on reset at 2 V $\rightarrow$ 3 V or 2 V $\rightarrow$ 5 V                | (Note 2) | 1.0 $\mu s/V \leq t_R \leq 1.6~ms/V$   |
|     |                                                                                                     |          |                                        |

- Note 1 The voltage level before initial power-on should be 0.3 V or less. If powering up from an intermediate potential, power-on reset may not be performed correctly. Be sure to verify correct operation.
- Note 2 Within the voltage range for data retention and clock operation (2.0 V 5.5 V), power-on reset is designed not to be performed under the above conditions, to prevent data loss. When the voltage level falls below 2 V, operation and data retention are no longer assured.
- Note 3 During power-on or power restoration from an intermediate potential outside of the assured operation range (0.3 V 1.9 V), the power-on reset circuit will not operate normally, leading to possible malfunction. If the backup battery voltage has fallen below 2.0 V, the VDD pin of the RTC must be temporarily set to ground potential before restoring the power.
- 8.3.10. Power Supply Connection Example



8.3.11. Processing of Non-Existent Data

(1) If the month digit is incremented while the current setting is January 31, a non-existent setting will result (February 31). Carry from the hour digit will cause this setting to become March 1.



(2) If the year digit is incremented while the current setting is February 29 of a leap year, a non-existent setting will result (February 29 of a non-leap year). Carry from the hour digit will cause this setting to become March 1.

|            | Year digit<br>incremented |            | Carry from hour digit |            |
|------------|---------------------------|------------|-----------------------|------------|
| Feb. 29 00 | $\rightarrow$             | Feb. 29 01 | $\rightarrow$         | Mar. 01 01 |

When the following non-existent data are set (February 30), incrementing the 10-day digit causes an overflow in the 10-day digit, clearing the 1-day digit.

|         | 10-day digit<br>incremented once |         | 10-day digit<br>incremented once |         |
|---------|----------------------------------|---------|----------------------------------|---------|
| Feb. 30 | $\rightarrow$                    | Feb. 00 | $\rightarrow$                    | Feb. 10 |
| Eab 20  | -<br>T                           | Eab 01  | T                                |         |
| Feb. 29 | $\rightarrow$                    | Feb. 01 |                                  |         |

When a valid date is set, overflow of the 10-day digit does not clear the 1-day digit.

(3) When the 10-day digit is incremented past "31", the day digit counter becomes "01".

(4) When the 10-month digit is incremented, the month digit overflow processing will differ according to the month.



## 8.3.12. Timing Charts





(2) Continuous data readout example



Additional information

- When  $\overline{\text{CSO}}$  is "L", the serial address data input at SIN are read at the leading edge of  $\overline{\text{SCK}}$ . Next, when WR = "H" is taken in on the 8th pulse leading edge of  $\overline{\text{SCK}}$ , the counter control register or RAM address is selected, and the data from the selected counter control register or RAM address are output from SOUT in sync with the trailing edge of  $\overline{\text{SCK}}$ .

(3) Time/calendar continuous write example (CNTR=0)



(4) SRAM data write example



#### Additional information

When  $\overline{CS0}$  is "L", the serial address data input at  $\overline{SIN}$  are read at the leading edge of  $\overline{SCK}$ . Next, when  $\overline{WR}$  = "H" is taken in on the 8th pulse leading edge of  $\overline{SCK}$ ., the counter control register or RAM address is

|                                | Counter data are incremented.<br>Example |                                 |                                         |  |  |
|--------------------------------|------------------------------------------|---------------------------------|-----------------------------------------|--|--|
| -<br>ime/calendar (CNTR = "0") | Data before<br>incrementing              | Number of<br>incrementing steps | Data after<br>incrementing              |  |  |
|                                | 0                                        | 4                               | 4                                       |  |  |
|                                | 8                                        | 3                               | 11 (10-digit is carried automatically.) |  |  |

Control register and SRAM Address and 4-bit data are written. The selected counter register or RAM address data are output in the following cycle from SOUT, in sync with the

SCK trailing edge.

(5) System reset

The SYSR (system reset) condition can be released by causing an up transition of  $\overline{CS0}$  and a down transition of  $\overline{SCK}$ .



MQ - 132 - 04

**EPSON** 

## 9. External dimensions / Marking layout



## 9.2. Marking layout



# 10. Reference Data





Note These data are reference values for the sample lot.



## 11. Application notes

## 11.1. Notes on handling

This module uses a C-MOS IC to realize low power consumption. Carefully note the following cautions when handling.

(1) Static electricity

While this module has built-in circuitry designed to protect it against electrostatic discharge, the chip could still be damaged by a large discharge of static electricity. Containers used for packing and transport should be constructed of conductive materials. In addition, only soldering irons, measurement circuits, and other such devices which do not leak high voltage should be used with this module, which should also be grounded when such devices are being used.

(2) Noise

If a signal with excessive external noise is applied to the power supply or input pins, the device may malfunction or "latch up." In order to ensure stable operation, connect a filter capacitor (preferably ceramic) of greater that 0.1  $\mu$ F as close as possible to the power supply pins ( between VDD and GND ). Also, avoid placing any device that generates high level of electronic noise near this module.

 $\ast$  Do not connect signal lines to the shaded area in the figure shown in Fig.1 and, if possible, embed this area in a GND land.

(3) Voltage levels of input pins

When the input pins are at the mid-level, this will cause increased current consumption and a reduced noise margin, and can impair the functioning of the device. Therefore, try as much as possible to apply the voltage level close to VDD or GND.

(4) Handling of unused pins

Since the input impedance of the input pins is extremely high, operating the device with these pins in the open circuit state can lead to unstable voltage level and malfunctions due to noise. Therefore, pull-up or pull-down resistors should be provided for all unused input pins. (except L1–L5 pins)

#### 11.2. Notes on packaging

(1) Soldering heat resistance

If the temperature within the package exceeds +260 °C, the characteristics of the crystal oscillator will be degraded and it may be damaged. The reflow conditions within our reflow profile is recommended. Therefore, always check the mounting temperature and time before mounting this device. Also, check again if the mounting conditions are later changed.

\* See Fig. 2 profile for our evaluation of Soldering heat resistance for reference.

#### (2) Mounting equipment

While this module can be used with general-purpose mounting equipment, the internal crystal oscillator may be damaged in some circumstances, depending on the equipment and conditions. Therefore, be sure to check this. In addition, if the mounting conditions are later changed, the same check should be performed again.

(3) Ultrasonic cleaning

Depending on the usage conditions, there is a possibility that the crystal oscillator will be damaged by resonance during ultrasonic cleaning. Since the conditions under which ultrasonic cleaning is carried out (the type of cleaner, power level, time, state of the inside of the cleaning vessel, etc.) vary widely, this device is not warranted against damage during ultrasonic cleaning.

(4) Mounting orientation

This device can be damaged if it is mounted in the wrong orientation. Always confirm the orientation of the device before mounting.

(5) Leakage between pins

Leakage between pins may occur if the power is turned on while the device has condensation or dirt on it. Make sure the device is dry and clean before supplying power to it.



# **EPSON** Application Manual

Distributor

#### AMERICA **EPSON ELECTRONICS AMERICA, INC.** 150 River Oaks Parkway, San Jose, CA 95134, U.S.A. HEADQUARTER Phone: (1)800-228-3964 (Toll free) : (1)408-922-0200 (Main) Fax: (1)408-922-0238 http://www.eea.epson.com 3010 Royal Blvd. South, Ste. 170, Alpharetta, GA 30005, U.S.A. Atlanta Office Phone: (1)877-332-0200 (Toll free) : (1)770-777-2078 (Main) Fax: (1)770-777-2637 **Boston Office** 301Edgewater Place, Ste. 120, Wakefield, MA 01880, U.S.A. Phone: (1)800-922-7667 (Toll free) : (1)781-246-3600 (Main) Fax: (1)781-246-5443 **Chicago Office** 101 Virginia St., Ste. 290, Crystal Lake, IL 60014, U.S.A. Phone: (1)800-853-3588 (Toll free) : (1)815-455-7630 (Main) Fax: (1)815-455-7633 1960 E. Grand Ave., 2nd Floor, El Segundo, CA 90245, U.S.A. **El Segundo Office** Phone: (1)800-249-7730 (Toll free) : (1)310-955-5300 (Main) Fax: (1)310-955-5400 EUROPE EPSON EUROPE ELECTRONICS GmbH HEADQUARTER Riesstrasse 15, 80992 Munich, Germany Phone: (49)-(0)89-14005-0 Fax: (49)-(0)89-14005-110 http://www.epson-electronics.de Leverkusen Office Altstadtstrasse 176, 51379 Leverkusen, Germany Phone: (49)-(0)2171-5045-0 Fax: (49)-(0)2171-5045-10 **UK Branch Office** Unit 2.4, Doncastle House, Doncastle Road, Bracknell, Berkshire RG12 8PE, England Phone: (44)-(0)1344-381700 Fax: (44)-(0)1344-381701 **FRENCH Branch Office** LP 915 Les Conquérants, 1 Avenue de l'Atlantique, Z.A. de Courtaboeuf 2 91976 Les Ulis Cedex, France Phone: (33)-(0)1-64862350 Fax: (33)-(0)1-64862355 ASIA EPSON (CHINA) CO., LTD. 23F, Beijing Silver Tower 2# North RD DongSangHuan ChaoYang District, Beijing, China Phone: (86) 10-6410-6655 Fax: (86) 10-6410-7319 http://www.epson.com.cn 4F, Bldg.,27, No.69, Gui Qing Road, Cao hejing, Shanghai, China Phone: (86) 21-6485-0835 Fax: (86) 21-6485-0775 EPSON HONG KONG LTD. 20/F., Harbour Centre, 25 Harbour Road, Wanchai, Hong kong, China Phone: (852) 2585-4600 Fax: (852) 2827-2152 http://www.epson.com.hk EPSON ELECTRONIC TECHNOLOGY DEVELOPMENT (SHENZHEN )CO., LTD. Flat 16A, 16/F, New Times Plaza, No.1 Taizi Road, Shenzhen, China Phone: (86) 755-6811118 Fax: (86) 755-6677786 EPSON TAIWAN TECHNOLOGY & TRADING LTD. 10F, No.287, Nanking East Road, Sec.3, Taipei http://www.epson.com.tw Phone: (886) 2-2717-7360 Fax: (886)2-2718-9366 **EPSON SINGAPORE PTE. LTD.** No.1, Temasek Avenue #36-00, Millenia Tower, Singapore 039192 Phone: (65) 337-7911 Fax: (65) 334-2716 http://www.epson.com.sg SEIKO EPSON CORPORATION KOREA Office 50F, KLI 63 Building,60 Yoido-dong, Youngdeungpo-Ku, Seoul, 150-763, Korea Phone: (82) 2-784-6027 Fax: (82) 2-767-3677 http://www.epson-device.co.kr SEIKO EPSON CORPORATION

ELECTRONIC DEVICE MARKETING DEPARTMENT

Electronic devices information on WWW server

http://www.epsondevice.com