Device Usage Page (usage_statistics_webtalk.html)

This HTML page displays the device usage statistics that will be sent to Xilinx.
To see the actual file transmitted to Xilinx, please click here.


software_version_and_target_device
date_generatedWed Mar 18 09:31:25 2015 product_versionVivado v2014.4 (64-bit)
build_version1071353 os_platformWIN64
registration_id210918700_0_0_866 tool_flowVivado
betaFALSE route_designTRUE
target_familyzynq target_devicexc7z010
target_packageclg400 target_speed-1
random_id3f9bd0de45f1518c9f466f09b1357914 project_id194ad9ad1da9481c80448349d148006c
project_iteration0

user_environment
os_nameMicrosoft Windows 7 , 64-bit os_releaseService Pack 1 (build 7601)
cpu_nameIntel(R) Core(TM) i5-4570 CPU @ 3.20GHz cpu_speed3192 MHz
total_processors1 system_ram8.000 GB

vivado_usage
project_data
srcsetcount=8 constraintsetcount=1 designmode=RTL prproject=false
reconfigpartitioncount=0 reconfigmodulecount=0 hdproject=false partitioncount=0
synthesisstrategy=Vivado Synthesis Defaults implstrategy=Vivado Implementation Defaults currentsynthesisrun=synth_1 currentimplrun=impl_1
totalsynthesisruns=1 totalimplruns=1

unisim_transformation
pre_unisim_transformation
bufg=2 carry4=37 fdre=197 gnd=7
ibuf=2 lut1=88 lut2=111 lut3=5
lut4=40 lut5=12 lut6=132 mmcme2_adv=1
muxf7=33 obuf=20 ram256x1s=256 ramb18e1=1
srl16e=3 vcc=5
post_unisim_transformation
bufg=2 carry4=37 fdre=197 gnd=7
ibuf=2 lut1=88 lut2=111 lut3=5
lut4=40 lut5=12 lut6=132 mmcme2_adv=1
muxf7=545 muxf8=256 obuf=20 ramb18e1=1
rams64e=1024 srl16e=3 vcc=5

placer
usage
lut=1273 ff=197 bram36=0 bram18=1
ctrls=6 dsp=0 iob=22 bufg=0
global_clocks=2 pll=0 bufr=0 nets=2497
movable_instances=2409 pins=18980 bogomips=0 effort=2
threads=2 placer_timing_driven=1 timing_constraints_exist=1 placer_runtime=5.380000

power_opt_design
usage
slice_registers_augmented=0 slice_registers_newly_gated=0 slice_registers_total=197 srls_augmented=0
srls_newly_gated=0 srls_total=3 bram_ports_augmented=0 bram_ports_newly_gated=0
bram_ports_total=2 flow_state=default
command_line_options_spo
-clocks=default::[not_specified] -include_cells=default::[not_specified] -exclude_cells=default::[not_specified] -cell_types=default::all

ip_statistics
blk_mem_gen_v8_2/1
iptotal=1 x_ipproduct=Vivado 2014.4 x_ipvendor=xilinx.com x_iplibrary=ip
x_ipname=blk_mem_gen x_ipversion=8.2 x_ipcorerevision=3 x_iplanguage=VHDL
x_ipsimlanguage=VHDL c_family=zynq c_xdevicefamily=zynq c_elaboration_dir=./
c_interface_type=0 c_axi_type=1 c_axi_slave_type=0 c_use_bram_block=0
c_enable_32bit_address=0 c_ctrl_ecc_algo=NONE c_has_axi_id=0 c_axi_id_width=4
c_mem_type=3 c_byte_size=9 c_algorithm=1 c_prim_type=1
c_load_init_file=1 c_init_file_name=[user-defined] c_init_file=NONE c_use_default_data=0
c_default_data=0 c_has_rsta=0 c_rst_priority_a=CE c_rstram_a=0
c_inita_val=0 c_has_ena=0 c_has_regcea=0 c_use_byte_wea=0
c_wea_width=1 c_write_mode_a=WRITE_FIRST c_write_width_a=8 c_read_width_a=8
c_write_depth_a=2048 c_read_depth_a=2048 c_addra_width=11 c_has_rstb=0
c_rst_priority_b=CE c_rstram_b=0 c_initb_val=0 c_has_enb=0
c_has_regceb=0 c_use_byte_web=0 c_web_width=1 c_write_mode_b=WRITE_FIRST
c_write_width_b=8 c_read_width_b=8 c_write_depth_b=2048 c_read_depth_b=2048
c_addrb_width=11 c_has_mem_output_regs_a=1 c_has_mem_output_regs_b=0 c_has_mux_output_regs_a=0
c_has_mux_output_regs_b=0 c_mux_pipeline_stages=0 c_has_softecc_input_regs_a=0 c_has_softecc_output_regs_b=0
c_use_softecc=0 c_use_ecc=0 c_en_ecc_pipe=0 c_has_injecterr=0
c_sim_collision_check=ALL c_common_clk=0 c_disable_warn_bhv_coll=0 c_en_sleep_pin=0
c_disable_warn_bhv_range=0 c_count_36k_bram=0 c_count_18k_bram=1 c_est_power_summary=Estimated Power for IP _ 1.2196 mW
clk_wiz_v5_1/1
iptotal=1 component_name=Clock_clk_wiz_0_0 use_phase_alignment=true use_min_o_jitter=false
use_max_i_jitter=false use_dyn_phase_shift=false use_inclk_switchover=false use_dyn_reconfig=false
enable_axi=0 feedback_source=FDBK_AUTO primitive=MMCM num_out_clk=1
clkin1_period=8.0 clkin2_period=10.0 use_power_down=false use_reset=true
use_locked=true use_inclk_stopped=false feedback_type=SINGLE clock_mgr_type=NA
manual_override=false

report_power
command_line_options
-verbose=default::[not_specified] -hier=default::power -no_propagation=default::[not_specified] -format=default::text
-file=[specified] -name=default::[not_specified] -xpe=default::[not_specified] -return_string=default::[not_specified]
-vid=default::[not_specified] -append=default::[not_specified] -l=default::[not_specified]
usage
customer=TBD customer_class=TBD flow_state=routed family=zynq
die=xc7z010clg400-1 package=clg400 speedgrade=-1 version=2014.4
platform=nt64 temp_grade=commercial process=typical simulation_file=None
netlist_net_matched=NA pct_clock_constrained=1.000000 pct_inputs_defined=50 user_junc_temp=26.3 (C)
ambient_temp=25.0 (C) user_effective_thetaja=11.5 airflow=250 (LFM) heatsink=none
user_thetasa=0.0 (C/W) board_selection=medium (10"x10") board_layers=8to11 (8 to 11 Layers) user_thetajb=9.3 (C/W)
user_board_temp=25.0 (C) junction_temp=26.3 (C) input_toggle=12.500000 output_toggle=12.500000
bi-dir_toggle=12.500000 output_enable=1.000000 bidir_output_enable=1.000000 output_load=5.000000
ff_toggle=12.500000 ram_enable=50.000000 ram_write=50.000000 dsp_output_toggle=12.500000
set/reset_probability=0.000000 enable_probability=0.990000 toggle_rate=False signal_rate=False
static_prob=False read_saif=False on-chip_power=0.110408 dynamic=0.007002
effective_thetaja=11.5 thetasa=0.0 (C/W) thetajb=9.3 (C/W) off-chip_power=0.000000
clocks=0.004138 logic=0.000261 signals=0.002306 bram=0.000216
mmcm=0.000000 i/o=0.000080 devstatic=0.103406 vccint_voltage=1.000000
vccint_total_current=0.010703 vccint_dynamic_current=0.006983 vccint_static_current=0.003720 vccaux_voltage=1.800000
vccaux_total_current=0.011025 vccaux_dynamic_current=0.000000 vccaux_static_current=0.011025 vcco33_voltage=3.300000
vcco33_total_current=0.001000 vcco33_dynamic_current=0.000000 vcco33_static_current=0.001000 vcco25_voltage=2.500000
vcco25_total_current=0.000000 vcco25_dynamic_current=0.000000 vcco25_static_current=0.000000 vcco18_voltage=1.800000
vcco18_total_current=0.000000 vcco18_dynamic_current=0.000000 vcco18_static_current=0.000000 vcco15_voltage=1.500000
vcco15_total_current=0.000000 vcco15_dynamic_current=0.000000 vcco15_static_current=0.000000 vcco135_voltage=1.350000
vcco135_total_current=0.000000 vcco135_dynamic_current=0.000000 vcco135_static_current=0.000000 vcco12_voltage=1.200000
vcco12_total_current=0.000000 vcco12_dynamic_current=0.000000 vcco12_static_current=0.000000 vccaux_io_voltage=1.800000
vccaux_io_total_current=0.000000 vccaux_io_dynamic_current=0.000000 vccaux_io_static_current=0.000000 vccbram_voltage=1.000000
vccbram_total_current=0.000249 vccbram_dynamic_current=0.000019 vccbram_static_current=0.000230 mgtavcc_voltage=1.000000
mgtavcc_total_current=0.000000 mgtavcc_dynamic_current=0.000000 mgtavcc_static_current=0.000000 mgtavtt_voltage=1.200000
mgtavtt_total_current=0.000000 mgtavtt_dynamic_current=0.000000 mgtavtt_static_current=0.000000 mgtvccaux_voltage=1.800000
mgtvccaux_total_current=0.000000 mgtvccaux_dynamic_current=0.000000 mgtvccaux_static_current=0.000000 vccpint_voltage=1.000000
vccpint_total_current=0.016318 vccpint_dynamic_current=0.000000 vccpint_static_current=0.016318 vccpaux_voltage=1.800000
vccpaux_total_current=0.010330 vccpaux_dynamic_current=0.000000 vccpaux_static_current=0.010330 vccpll_voltage=1.800000
vccpll_total_current=0.003000 vccpll_dynamic_current=0.000000 vccpll_static_current=0.003000 vcco_ddr_voltage=1.500000
vcco_ddr_total_current=0.000000 vcco_ddr_dynamic_current=0.000000 vcco_ddr_static_current=0.000000 vcco_mio0_voltage=1.800000
vcco_mio0_total_current=0.000000 vcco_mio0_dynamic_current=0.000000 vcco_mio0_static_current=0.000000 vcco_mio1_voltage=1.800000
vcco_mio1_total_current=0.000000 vcco_mio1_dynamic_current=0.000000 vcco_mio1_static_current=0.000000 vccadc_voltage=1.800000
vccadc_total_current=0.020000 vccadc_dynamic_current=0.000000 vccadc_static_current=0.020000 confidence_level_design_state=High
confidence_level_clock_activity=High confidence_level_io_activity=Medium confidence_level_internal_activity=Medium confidence_level_device_models=High
confidence_level_overall=Medium

report_utilization
slice_logic
slice_luts_used=1271 slice_luts_fixed=0 slice_luts_available=17600 slice_luts_util_percentage=7.22
lut_as_logic_used=244 lut_as_logic_fixed=0 lut_as_logic_available=17600 lut_as_logic_util_percentage=1.38
lut_as_memory_used=1027 lut_as_memory_fixed=0 lut_as_memory_available=6000 lut_as_memory_util_percentage=17.11
lut_as_distributed_ram_used=1024 lut_as_distributed_ram_fixed=0 lut_as_shift_register_used=3 lut_as_shift_register_fixed=0
slice_registers_used=197 slice_registers_fixed=0 slice_registers_available=35200 slice_registers_util_percentage=0.55
register_as_flip_flop_used=197 register_as_flip_flop_fixed=0 register_as_flip_flop_available=35200 register_as_flip_flop_util_percentage=0.55
register_as_latch_used=0 register_as_latch_fixed=0 register_as_latch_available=35200 register_as_latch_util_percentage=0.00
f7_muxes_used=545 f7_muxes_fixed=0 f7_muxes_available=8800 f7_muxes_util_percentage=6.19
f8_muxes_used=256 f8_muxes_fixed=0 f8_muxes_available=4400 f8_muxes_util_percentage=5.81
slice_used=406 slice_fixed=0 slice_available=4400 slice_util_percentage=9.22
slicel_used=126 slicel_fixed=0 slicem_used=280 slicem_fixed=0
lut_as_logic_used=244 lut_as_logic_fixed=0 lut_as_logic_available=17600 lut_as_logic_util_percentage=1.38
using_o5_output_only_used=0 using_o5_output_only_fixed= using_o6_output_only_used=178 using_o6_output_only_fixed=
using_o5_and_o6_used=66 using_o5_and_o6_fixed= lut_as_memory_used=1027 lut_as_memory_fixed=0
lut_as_memory_available=6000 lut_as_memory_util_percentage=17.11 lut_as_distributed_ram_used=1024 lut_as_distributed_ram_fixed=0
using_o5_output_only_used=0 using_o5_output_only_fixed= using_o6_output_only_used=1024 using_o6_output_only_fixed=
using_o5_and_o6_used=0 using_o5_and_o6_fixed= lut_as_shift_register_used=3 lut_as_shift_register_fixed=0
using_o5_output_only_used=0 using_o5_output_only_fixed= using_o6_output_only_used=3 using_o6_output_only_fixed=
using_o5_and_o6_used=0 using_o5_and_o6_fixed= lut_flip_flop_pairs_used=1361 lut_flip_flop_pairs_fixed=0
lut_flip_flop_pairs_available=17600 lut_flip_flop_pairs_util_percentage=7.73 fully_used_lut_ff_pairs_used=76 fully_used_lut_ff_pairs_fixed=
lut_ff_pairs_with_unused_lut_used=90 lut_ff_pairs_with_unused_lut_fixed= lut_ff_pairs_with_unused_flip_flop_used=1195 lut_ff_pairs_with_unused_flip_flop_fixed=
unique_control_sets_used=6 minimum_number_of_registers_lost_to_control_set_restriction_used=19(Lost)
memory
block_ram_tile_used=0.5 block_ram_tile_fixed=0 block_ram_tile_available=60 block_ram_tile_util_percentage=0.83
ramb36_fifo*_used=0 ramb36_fifo*_fixed=0 ramb36_fifo*_available=60 ramb36_fifo*_util_percentage=0.00
ramb18_used=1 ramb18_fixed=0 ramb18_available=120 ramb18_util_percentage=0.83
ramb18e1_only_used=1
dsp
dsps_used=0 dsps_fixed=0 dsps_available=80 dsps_util_percentage=0.00
clocking
bufgctrl_used=2 bufgctrl_fixed=0 bufgctrl_available=32 bufgctrl_util_percentage=6.25
bufio_used=0 bufio_fixed=0 bufio_available=8 bufio_util_percentage=0.00
mmcme2_adv_used=1 mmcme2_adv_fixed=0 mmcme2_adv_available=2 mmcme2_adv_util_percentage=50.00
plle2_adv_used=0 plle2_adv_fixed=0 plle2_adv_available=2 plle2_adv_util_percentage=0.00
bufmrce_used=0 bufmrce_fixed=0 bufmrce_available=4 bufmrce_util_percentage=0.00
bufhce_used=0 bufhce_fixed=0 bufhce_available=48 bufhce_util_percentage=0.00
bufr_used=0 bufr_fixed=0 bufr_available=8 bufr_util_percentage=0.00
specific_feature
bscane2_used=0 bscane2_fixed=0 bscane2_available=4 bscane2_util_percentage=0.00
capturee2_used=0 capturee2_fixed=0 capturee2_available=1 capturee2_util_percentage=0.00
dna_port_used=0 dna_port_fixed=0 dna_port_available=1 dna_port_util_percentage=0.00
efuse_usr_used=0 efuse_usr_fixed=0 efuse_usr_available=1 efuse_usr_util_percentage=0.00
frame_ecce2_used=0 frame_ecce2_fixed=0 frame_ecce2_available=1 frame_ecce2_util_percentage=0.00
icape2_used=0 icape2_fixed=0 icape2_available=2 icape2_util_percentage=0.00
startupe2_used=0 startupe2_fixed=0 startupe2_available=1 startupe2_util_percentage=0.00
xadc_used=0 xadc_fixed=0 xadc_available=1 xadc_util_percentage=0.00
primitives
rams64e_used=1024 rams64e_functional_category=Distributed Memory muxf7_used=545 muxf7_functional_category=MuxFx
muxf8_used=256 muxf8_functional_category=MuxFx fdre_used=197 fdre_functional_category=Flop & Latch
lut6_used=132 lut6_functional_category=LUT lut2_used=111 lut2_functional_category=LUT
lut4_used=40 lut4_functional_category=LUT carry4_used=37 carry4_functional_category=CarryLogic
obuf_used=20 obuf_functional_category=IO lut5_used=12 lut5_functional_category=LUT
lut1_used=10 lut1_functional_category=LUT lut3_used=5 lut3_functional_category=LUT
srl16e_used=3 srl16e_functional_category=Distributed Memory ibuf_used=2 ibuf_functional_category=IO
bufg_used=2 bufg_functional_category=Clock ramb18e1_used=1 ramb18e1_functional_category=Block Memory
mmcme2_adv_used=1 mmcme2_adv_functional_category=Clock
io_standard
pci33_3=0 lvcmos15=0 lvttl=0 mobile_ddr=0
lvcmos12=0 lvcmos33=1 diff_sstl15=0 hstl_i=0
diff_mobile_ddr=0 hsul_12=0 lvcmos25=0 diff_sstl15_r=0
hstl_ii=0 lvcmos18=1 hstl_i_18=0 diff_hsul_12=0
hstl_ii_18=0 sstl18_i=0 sstl18_ii=0 sstl15=0
sstl15_r=0 sstl135=0 sstl135_r=0 lvds_25=0
diff_hstl_i=0 rsds_25=0 diff_hstl_ii=0 tmds_33=0
diff_hstl_i_18=0 mini_lvds_25=0 diff_hstl_ii_18=0 ppds_25=0
diff_sstl18_i=0 diff_sstl18_ii=0 diff_sstl135=0 diff_sstl135_r=0
blvds_25=0

router
usage
lut=1280 ff=197 bram36=0 bram18=1
ctrls=6 dsp=0 iob=22 bufg=0
global_clocks=2 pll=0 bufr=0 nets=2497
movable_instances=2409 pins=18980 bogomips=0 high_fanout_nets=2
effort=2 threads=2 router_timing_driven=1 timing_constraints_exist=1
congestion_level=0 estimated_expansions=749190 actual_expansions=1528115 router_runtime=18.803000

synthesis
command_line_options
-part=xc7z010clg400-1 -name=default::[not_specified] -top=Top -include_dirs=default::[not_specified]
-generic=default::[not_specified] -verilog_define=default::[not_specified] -constrset=default::[not_specified] -seu_protect=default::none
-flatten_hierarchy=default::rebuilt -gated_clock_conversion=default::off -directive=default::default -rtl=default::[not_specified]
-bufg=default::12 -fanout_limit=default::10000 -shreg_min_size=default::3 -mode=default::default
-fsm_extraction=default::auto -keep_equivalent_registers=default::[not_specified] -resource_sharing=default::auto -control_set_opt_threshold=default::auto
usage
elapsed=00:01:49s memory_peak=578.770MB memory_gain=386.148MB hls_ip=0

xsim
command_line_options
-sim_mode=default::behavioral -sim_type=default::