



# UNIVERSAL ACTIVE FILTER

Check for Samples: UAF42

#### **FEATURES**

- VERSATILE:
  - Low-Pass, High-Pass
  - Band-Pass, Band-Reject
- SIMPLE DESIGN PROCEDURE
- **ACCURATE FREQUENCY AND Q:** 
  - Includes On-Chip 1000pF ±0.5% Capacitors

### **APPLICATIONS**

- **TEST EQUIPMENT**
- **COMMUNICATIONS EQUIPMENT**
- **MEDICAL INSTRUMENTATION**
- **DATA ACQUISITION SYSTEMS**
- MONOLITHIC REPLACEMENT FOR UAF41

#### DESCRIPTION

The UAF42 is a universal active filter that can be configured for a wide range of low-pass, high-pass, and band-pass filters. It uses a classic state-variable analog architecture with an inverting amplifier and two integrators. The integrators include on-chip 1000pF capacitors trimmed to 0.5%. This architecture solves one of the most difficult problems of active filter design—obtaining tight tolerance, low-loss capacitors.

A DOS-compatible filter design program allows easy implementation of many filter types, such as Butterworth, Bessel, and Chebyshev. A fourth, uncommitted FET-input op amp (identical to the other three) can be used to form additional stages, or for special filters such as band-reject and Inverse Chebyshev.

The classical topology of the UAF42 forms a time-continuous filter, free from the anomalies and switching noise associated with switched-capacitor filter types.

The UAF42 is available in 14-pin plastic DIP and SOIC-16 surface-mount packages, specified for the -25°C to +85°C temperature range.



NOTE: (1) ±0.5%.

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## ABSOLUTE MAXIMUM RATINGS(1)

Over operating free-air temperature range unless otherwise noted.

|                       | UAF42                | UNIT |  |  |
|-----------------------|----------------------|------|--|--|
| Power Supply Voltage  | ±18                  | V    |  |  |
| Input Voltage         | ±V <sub>S</sub> ±0.7 | V    |  |  |
| Output Short-Circuit  | Continuous           |      |  |  |
| Operating Temperature | -40 to +85           | °C   |  |  |
| Storage Temperature   | -40 to +125          | °C   |  |  |
| Junction Temperature  | +125                 | °C   |  |  |

<sup>(1)</sup> Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended period may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not supported.

## ORDERING INFORMATION(1)

| PRODUCT   | PACKAGE-LEAD | PACKAGE DESIGNATOR | PACKAGE MARKING |  |
|-----------|--------------|--------------------|-----------------|--|
| UAF42AP   | PDIP-14      | N                  | UAF42AP         |  |
| UAF42APG4 | PDIP-14      | N                  | UAF42AP         |  |
| UAF42AU   | 2010.40      | DW                 | 110540011       |  |
| UAF42AUE4 | SOIC-16      | DW                 | UAF42AU         |  |

<sup>(1)</sup> For the most current package and ordering information see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

#### PIN CONFIGURATIONS



NOTE: (1) NC = no connection. For best performance connect all *NC* pins to ground to minimize inter-lead capacitance.

Submit Documentation Feedback



## **ELECTRICAL CHARACTERISTICS**

At  $T_A$  = +25°C, and  $V_S$  = ±15V, unless otherwise noted.

|                                    |                                    |     | UAF42AP, AU           |     |              |  |
|------------------------------------|------------------------------------|-----|-----------------------|-----|--------------|--|
| PARAMETER                          | CONDITIONS                         | MIN | TYP                   | MAX | UNIT         |  |
| FILTER PERFORMANCE                 |                                    |     |                       |     |              |  |
| Frequency Range, f <sub>n</sub>    |                                    |     | 0 to 100              |     | kHz          |  |
| Frequency Accuracy                 | f = 1kHz                           |     |                       | 1   | %            |  |
| vs Temperature                     |                                    |     | 0.01                  |     | %/°C         |  |
| Maximum Q                          |                                    |     | 400                   |     | _            |  |
| Maximum (Q • Frequency) Product    |                                    |     | 500                   |     | kHz          |  |
| Q vs Temperature                   | $(f_{\rm O} \cdot Q) < 10^4$       |     | 0.01                  |     | %/°C         |  |
|                                    | $(f_{\rm O} \cdot {\rm Q}) < 10^5$ |     | 0.025                 |     | %/°C         |  |
| Q Repeatability                    | $(f_{O} \cdot Q) < 10^{5}$         |     | 2                     |     | %            |  |
| Offset Voltage, Low-Pass Output    |                                    |     |                       | ±5  | mV           |  |
| Resistor Accuracy                  |                                    |     | 0.5                   | 1   | %            |  |
| OFFSET VOLTAGE <sup>(1)</sup>      |                                    |     |                       |     |              |  |
| Input Offset Voltage               |                                    |     | ±0.5                  | ±5  | mV           |  |
| vs Temperature                     |                                    |     | ±3                    |     | μV/°C        |  |
| vs Power Supply                    | $V_S = \pm 6V \text{ to } \pm 18V$ | 80  | 96                    |     | dB           |  |
| INPUT BIAS CURRENT <sup>(1)</sup>  |                                    |     |                       |     |              |  |
| Input Bias Current                 | $V_{CM} = 0V$                      |     | 10                    | 50  | pA           |  |
| Input Offset Current               | $V_{CM} = 0V$                      |     | 5                     |     | pA           |  |
| NOISE                              |                                    |     |                       |     |              |  |
| Input Voltage Noise                |                                    |     |                       |     |              |  |
| Noise Density: f = 10Hz            |                                    |     | 25                    |     | nV/√Hz       |  |
| Noise Density: f = 10kHz           |                                    |     | 10                    |     | nV/√Hz       |  |
| Voltage Noise: BW = 0.1Hz to 10Hz  |                                    |     | 2                     |     | $\mu V_{PP}$ |  |
| Input Bias Current Noise           |                                    |     |                       |     |              |  |
| Noise Density: f = 10kHz           |                                    |     | 2                     |     | fA/√Hz       |  |
| INPUT VOLTAGE RANGE <sup>(1)</sup> |                                    |     |                       |     |              |  |
| Common-Mode Input Range            |                                    |     | ±11.5                 |     | V            |  |
| Common-Mode Rejection              | $V_{CM} = \pm 10V$                 | 80  | 96                    |     | dB           |  |
| INPUT IMPEDANCE <sup>(1)</sup>     |                                    |     |                       |     |              |  |
| Differential                       |                                    |     | 10 <sup>13</sup>    2 |     | Ω    pF      |  |
| Common-Mode                        |                                    |     | 10 <sup>13</sup>    6 |     | Ω    pF      |  |
| OPEN-LOOP GAIN <sup>(1)</sup>      |                                    |     |                       |     |              |  |
| Open-Loop Voltage Gain             | $V_O = \pm 10V$ , $R_L = 2k\Omega$ | 90  | 126                   |     | dB           |  |
| FREQUENCY RESPONSE                 |                                    |     |                       |     |              |  |
| Slew Rate                          |                                    |     | 10                    |     | V/µs         |  |
| Gain-Bandwidth Product             | G = +1                             |     | 4                     |     | MHz          |  |
| Total Harmonic Distortion          | G = +1, f = 1kHz                   |     | 0.1                   |     | %            |  |
| OUTPUT <sup>(1)</sup>              |                                    |     |                       |     |              |  |
| Voltage Output                     | $R_L = 2k\Omega$                   | ±11 | ±11.5                 |     | V            |  |
| Short Circuit Current              |                                    |     | ±25                   |     | mA           |  |

<sup>(1)</sup> Specifications apply to uncommitted op amp,  $A_4$ . The three op amps forming the filter are identical to  $A_4$  but are tested as a complete filter.



# **ELECTRICAL CHARACTERISTICS (continued)**

At  $T_A = +25$ °C, and  $V_S = \pm 15$ V, unless otherwise noted.

|                                            |            | UAF42AP, AU |     |      |      |
|--------------------------------------------|------------|-------------|-----|------|------|
| PARAMETER                                  | CONDITIONS | MIN         | TYP | MAX  | UNIT |
| POWER SUPPLY                               |            |             |     |      |      |
| Specified Operating Voltage                |            |             | ±15 |      | V    |
| Operating Voltage Range                    |            | ±6          |     | ±18  | V    |
| Current                                    |            |             | ±6  | ±7   | mA   |
| TEMPERATURE RANGE                          |            |             |     |      |      |
| Specified                                  |            | -25         |     | +85  | °C   |
| Operating                                  |            | -25         |     | +85  | °C   |
| Storage                                    |            | -40         |     | +125 | °C   |
| Thermal Resistance, $\theta$ <sub>JA</sub> |            |             | 100 |      | °C/W |

Submit Documentation Feedback



#### APPLICATION INFORMATION

The UAF42 is a monolithic implementation of the proven state-variable analog filter topology. This device is pin-compatible with the popular UAF41 analog filter, and it provides several improvements.

The slew rate of the UAF42 has been increased to  $10V/\mu s$ , versus  $1.6V/\mu s$  for the UAF41. Frequency • Q product of the UAF42 has been improved, and the useful natural frequency extended by a factor of four to 100kHz. FET input op amps on the UAF42 provide very low input bias current. The monolithic construction of the UAF42 provides lower cost and improved reliability.

### **DESIGN PROGRAM**

Application report SBFA002 (available for download at www.ti.com) and a computer-aided design program also available from Texas Instruments, make it easy to design and implement many kinds of active filters. The DOS-compatible program guides you through the design process and automatically calculates component values.

Low-pass, high-pass, band-pass and band-reject (notch) filters can be designed. The program supports the three most commonly-used all-pole filter types: Butterworth, Chebyshev and Bessel. The less-familiar inverse Chebyshev is also supported, providing a smooth passband response with ripple in the stop band.

With each data entry, the program automatically calculates and displays filter performance. This feature allows a spreadsheet-like *what-if* design approach. For example, a user can quickly determine, by trial and error, how many poles are required for a desired attenuation in the stopband. Gain/phase plots may be viewed for any response type.

The basic building element of the most commonly-used filter types is the second-order section. This section provides a complex-conjugate pair of poles. The natural frequency,  $\omega_n$ , and Q of the pole pair determine the characteristic response of the section. The low-pass transfer function is shown in Equation 1:

$$\frac{V_{o}(s)}{V_{i}(s)} = \frac{A_{LP} \omega_{n}^{2}}{s^{2} + s \omega_{n}/Q + \omega_{n}^{2}}$$
(1)

The high-pass transfer function is given by Equation 2:

$$\frac{V_{HP}(s)}{V_{I}(s)} = \frac{A_{HP}s^{2}}{s^{2} + s \omega_{n}/Q + \omega_{n}^{2}}$$
(2)

The band-pass transfer function is calculated using Equation 3:

$$\frac{V_{BP}(s)}{V_{I}(s)} = \frac{A_{BP}(\omega_{n}/Q) s}{s^{2} + s \omega_{n}/Q + {\omega_{n}}^{2}}$$
(3)

A band-reject response is obtained by summing the low-pass and high-pass outputs, yielding the transfer function shown in Equation 4:

$$\frac{V_{BR}(s)}{V_{I}(s)} = \frac{A_{BR}(s^{2} + \omega_{n}^{2})}{s^{2} + s \omega_{n}/Q + \omega_{n}^{2}}$$
(4)

The most common filter types are formed with one or more cascaded second-order sections. Each section is designed for  $\omega_n$  and Q according to the filter type (Butterworth, Bessel, Chebyshev, etc.) and cutoff frequency. While tabulated data can be found in virtually any filter design text, the design program eliminates this tedious procedure.

Second-order sections may be noninverting (Figure 1) or inverting (Figure 2). Design equations for these two basic configurations are shown for reference. The design program solves these equations, providing complete results, including component values.





Figure 1. Noninverting Pole-Pair

www.ti.com



Figure 2. Inverting Pole-Pair



| RE | V | I.SI | C | N  | н | SI | ro | R) |
|----|---|------|---|----|---|----|----|----|
| 11 | v |      | v | 14 |   |    | _  |    |

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Cł | Changes from Revision A (November, 2007) to Revision B  • Corrected package marking information shown in Ordering Information table |  |   |  |
|----|-------------------------------------------------------------------------------------------------------------------------------------|--|---|--|
| •  | Corrected package marking information shown in Ordering Information table                                                           |  | 2 |  |





17-Mar-2017

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|-------------------------|---------|
| UAF42AP          | ACTIVE | PDIP         | N                  | 14   | 25             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | N / A for Pkg Type  |              | UAF42AP                 | Samples |
| UAF42APG4        | ACTIVE | PDIP         | N                  | 14   | 25             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | N / A for Pkg Type  |              | UAF42AP                 | Samples |
| UAF42AU          | ACTIVE | SOIC         | DW                 | 16   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -25 to 85    | UAF42AU                 | Samples |
| UAF42AUE4        | ACTIVE | SOIC         | DW                 | 16   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -25 to 85    | UAF42AU                 | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.



# **PACKAGE OPTION ADDENDUM**

17-Mar-2017

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

SMALL OUTLINE INTEGRATED CIRCUIT



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4040000-2/H





SOIC



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.
- 5. Reference JEDEC registration MS-013.



SOIC



### NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOIC



#### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# N (R-PDIP-T\*\*)

# PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.