### NDT455N ## N-Channel Enhancement Mode Field Effect Transistor ### **General Description** These N-Channel logic level enhancement mode power field effect transistors are produced using Fairchild's proprietary, high cell density, DMOS technology. This very high density process is especially tailored to minimize on-state resistance, provide superior switching performance, and withstand high energy pulses in the avalanche and commutation modes. These devices are particularly suited for low voltage applications such as DC motor control and DC/DC conversion where fast switching, low in-line power loss, and resistance to transients are needed. #### **Features** - 11.5 A, 30 V. $R_{DS(ON)} = 0.015 \Omega$ @ $V_{GS} = 10 V$ $R_{DS(ON)} = 0.02 \Omega$ @ $V_{GS} = 4.5 V$ . - High density cell design for extremely low R<sub>DS(ON)</sub>. - High power and current handling capability in a widely used surface mount package. ## **Absolute Maximum Ratings** T<sub>A</sub> = 25°C unless otherwise noted | Symbol | Parameter | | NDT455N | Units | |-------------------|----------------------------------------|--------------|------------|-------| | V <sub>DSS</sub> | Drain-Source Voltage | | 30 | V | | V <sub>GSS</sub> | Gate-Source Voltage | | 20 | V | | I <sub>D</sub> | Drain Current - Continuous | (Note 1a) | ± 11.5 | А | | | - Pulsed | | ± 40 | | | P <sub>D</sub> | Maximum Power Dissipation | (Note 1a) | 3 | W | | | | (Note 1b) | 1.3 | | | | | (Note 1c) | 1.1 | | | $T_J$ , $T_{STG}$ | Operating and Storage Temperature Ran | nge | -65 to 150 | °C | | THERMA | L CHARACTERISTICS | | | · | | R <sub>øJA</sub> | Thermal Resistance, Junction-to-Ambien | nt (Note 1a) | 42 | °C/W | | R <sub>OJC</sub> | Thermal Resistance, Junction-to-Case | (Note 1) | 12 | °C/W | | Symbol | Parameter | Conditions | Min | Тур | Max | Units | | |---------------------|-----------------------------------|-------------------------------------------------|-------------------------------------------------|-----|-------|-------|----| | OFF CHA | RACTERISTICS | | | • | | | • | | BV <sub>DSS</sub> | Drain-Source Breakdown Voltage | $V_{GS} = 0 \text{ V}, I_{D} = 250 \mu\text{A}$ | | 30 | | | V | | I <sub>DSS</sub> | Zero Gate Voltage Drain Current | $V_{DS} = 24 \text{ V}, V_{GS} = 0 \text{ V}$ | | | | 1 | μA | | | | | T <sub>J</sub> = 55°C | | | 10 | μA | | GSSF | Gate - Body Leakage, Forward | $V_{GS} = 20 \text{ V}, V_{DS} = 0 \text{ V}$ | | | | 100 | nA | | GSSR | Gate - Body Leakage, Reverse | $V_{GS} = -20 \text{ V}, V_{DS} = 0 \text{ V}$ | | | | -100 | nA | | ON CHAR | ACTERISTICS (Note 2) | | | | | | - | | V <sub>GS(th)</sub> | Gate Threshold Voltage | $V_{DS} = V_{GS}, I_{D} = 250 \mu A$ | | 1 | 1.5 | 3 | V | | | | | T <sub>J</sub> = 125°C | 0.7 | 0.9 | 2.2 | | | R <sub>DS(ON)</sub> | Static Drain-Source On-Resistance | $V_{GS} = 10 \text{ V}, I_{D} = 11.5 \text{ A}$ | | | 0.013 | 0.015 | Ω | | | | | T <sub>J</sub> = 125°C | | 0.019 | 0.03 | | | | | $V_{GS} = 4.5 \text{ V}, I_{D} = 10 \text{ A}$ | $V_{GS} = 4.5 \text{ V}, I_D = 10 \text{ A}$ | | | | | | D(on) | On-State Drain Current | $V_{GS} = 10 \text{ V}, V_{DS} = 5 \text{ V}$ | $_{\rm s} = 10 \rm V , V_{\rm DS} = 5 \rm V$ | | | | Α | | | | $V_{GS} = 4.5 \text{ V}, V_{DS} = 5 \text{ V}$ | | 15 | | | | | 9 <sub>FS</sub> | Forward Transconductance | $V_{GS} = 10 \text{ V}, I_{D} = 11.5 \text{ A}$ | | 26 | | S | | | DYNAMIC | CHARACTERISTICS | | | | | | | | C <sub>iss</sub> | Input Capacitance | $V_{DS} = 15, V_{GS} = 0 V,$ | $V_{DS} = 15, V_{GS} = 0 V,$<br>f = 1.0 MHz | | 1220 | | pF | | C <sub>oss</sub> | Output Capacitance | f = 1.0 MHz | | | 715 | | pF | | C <sub>rss</sub> | Reverse Transfer Capacitance | | | | 280 | | pF | | SWITCHIN | IG CHARACTERISTICS (Note 2) | | | | | | | | t <sub>D(on)</sub> | Turn - On Delay Time | $V_{DD} = 15 \text{ V}, I_{D} = 1 \text{ A},$ | | | 11 | 20 | ns | | ţ | Turn - On Rise Time | $V_{GEN} = 10 \text{ V}, R_{GEN} = 6 \Omega$ | | | 16 | 30 | ns | | D(off) | Turn - Off Delay Time | | | 48 | 80 | ns | | | ţ | Turn - Off Fall Time | | | | 40 | 70 | ns | | $Q_g$ | Total Gate Charge | $V_{DS} = 10 \text{ V},$ | | | 43 | 61 | nC | | $Q_{gs}$ | Gate-Source Charge | $I_D = 11.5 \text{ A}, V_{GS} = 10 \text{ V}$ | | | 4 | | nC | | $Q_{gd}$ | Gate-Drain Charge | | | | 11 | | nC | | Electrical Characteristics (T <sub>A</sub> = 25°C unless otherwise noted) | | | | | | | | | | |---------------------------------------------------------------------------|-----------------------------------------------------------|--------------------------------------------------------------------------------------|-------|-----|-----|----|--|--|--| | Symbol | Parameter Conditions Min Typ Max Units | | | | | | | | | | DRAIN-SOURCE DIODE CHARACTERISTICS AND MAXIMUM RATINGS | | | | | | | | | | | I <sub>s</sub> | Maximum Continuous Drain-Source Diode Forward Current 2.5 | | | | | | | | | | V <sub>SD</sub> | Drain-Source Diode Forward Voltage | | 0.845 | 1.2 | V | | | | | | t,, | Reverse Recovery Time | $V_{GS} = 0 \text{ V}, I_{F} = 2.5 \text{ A } dI_{F}/dt = 100 \text{ A/}\mu\text{s}$ | | | 140 | ns | | | | #### Notes: - Notes: 1. $P_D(t) = \frac{T_J T_A}{R_{\theta J A}(t)} = \frac{T_J T_A}{R_{\theta J C} + R_{\theta C A}(t)} = I_D^2(t) \times R_{DS(ON) \oplus T_J}$ $R_{\theta J A}$ is the sum of the junction-to-case and case-to-ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of the drain pins. $R_{\theta J C}$ is guaranteed by design while $R_{\theta C A}$ is defined by users. For general reference: Applications on 4.5°x5° FR-4 PCB under still air environment, typical $R_{\theta J A}$ is found to be: - a. 42°C/W with 1 in² of 2 oz copper mounting pad. - b. 95°C/W with 0.066 in² of 2 oz copper mounting pad. - c. 110°C/W with 0.0123 in $\!^2$ of 2 oz copper mounting pad. Scale 1 : 1 on letter size paper 2. Pulse Test: Pulse Width $\leq$ 300 $\mu$ s, Duty Cycle $\leq$ 2.0%. ## **Typical Electrical Characteristics** Figure 1. On-Region Characteristics. Figure 2. On-Resistance Variation with Gate Voltage and Drain Current. Figure 3. On-Resistance Variation with Temperature. Figure 4. On-Resistance Variation with Drain Current and Temperature. Figure 5. Transfer Characteristics. Figure 6. Gate Threshold Variation with Temperature. ## **Typical Electrical Characteristics** Figure 7. Breakdown Voltage Variation with Temperature. Figure 8. Body Diode Forward Voltage Variation with Current and Temperature. Figure 9. Capacitance Characteristics. Figure 10. Gate Charge Characteristics. Figure 11. Switching Test Circuit. Figure 12. Switching Waveforms. ## **Typical Thermal Characteristics** Figure 13. Transconductance Variation with Drain **Current and Temperature.** Figure 14. SOT-223 Maximum Steady- State **Power Dissipation versus Copper** Mounting Pad Area. Figure 15. Maximum Steady-State **DrainCurrent versus Copper Mounting** Pad Area. Figure 16. Maximum Safe Operating Area. **Figure 17. Typical Transient Thermal Impedance Curve.**Remark: Thermal characterization performed under the conditions of Note 1c. Should better thermal design employs, R<sub>Bux</sub> will be lower and reach thermal equivalent sooner. ## **SOT-223 Embossed Carrier Tape** | Dimensions are in millimeter | | | | | | | | | | | | | | | |------------------------------|-----------------|-----------------|----------------|-----------------|-----------------|-----------------|--------------|-----------------|---------------|---------------|-----------------|------------------------|-----------------|-----------------| | Pkg type | A0 | В0 | w | D0 | D1 | E1 | E2 | F | P1 | P0 | K0 | т | Wc | Тс | | SOT-223<br>(12mm) | 6.83<br>+/-0.10 | 7.42<br>+/-0.10 | 12.0<br>+/-0.3 | 1.55<br>+/-0.05 | 1.50<br>+/-0.10 | 1.75<br>+/-0.10 | 10.25<br>min | 5.50<br>+/-0.05 | 8.0<br>+/-0.1 | 4.0<br>+/-0.1 | 1.88<br>+/-0.10 | 0.292<br>+/-<br>0.0130 | 9.5<br>+/-0.025 | 0.06<br>+/-0.02 | Notes: A0, B0, and K0 dimensions are determined with respect to the EIA/Jedec RS-481 rotational and lateral movement requirements (see sketches A, B, and C). Sketch A (Side or Front Sectional View) Component Rotation Sketch B (Top View) Component Rotation Sketch C (Top View) Component lateral movement # **SOT-223 Reel Configuration:** Figure 4.0 | Dimensions are in inches and millimeters | | | | | | | | | | |------------------------------------------|----------------|---------------|--------------|-----------------------------------|---------------|--------------|----------------------------------|---------------|------------------------------| | Tape Size | Reel<br>Option | Dim A | Dim B | Dim C | Dim D | Dim N | Dim W1 | Dim W2 | Dim W3 (LSL-USL) | | 12mm | 7" Dia | 7.00<br>177.8 | 0.059<br>1.5 | 512 +0.020/-0.008<br>13 +0.5/-0.2 | 0.795<br>20.2 | 5.906<br>150 | 0.488 +0.078/-0.000<br>12.4 +2/0 | 0.724<br>18.4 | 0.469 - 0.606<br>11.9 - 15.4 | | 12mm | 13" Dia | 13.00<br>330 | 0.059<br>1.5 | 512 +0.020/-0.008<br>13 +0.5/-0.2 | 0.795<br>20.2 | 7.00<br>178 | 0.488 +0.078/-0.000<br>12.4 +2/0 | 0.724<br>18.4 | 0.469 - 0.606<br>11.9 - 15.4 | ## SOT-223 Tape and Reel Data and Package Dimensions, continued # SOT-223 (FS PKG Code 47) Scale 1:1 on letter size paper Part Weight per unit (gram): 0.1246 ### **TRADEMARKS** The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks. $E^2CMOS^{TM}$ PowerTrench<sup>TM</sup> FACT $^{\text{TM}}$ QFET $^{\text{TM}}$ FACT Quiet Series $^{\text{TM}}$ QS $^{\text{TM}}$ $\begin{array}{lll} \mathsf{FAST}^{\circledast} & \mathsf{Quiet}\,\mathsf{Series^{\mathsf{TM}}} \\ \mathsf{FASTr^{\mathsf{TM}}} & \mathsf{SuperSOT^{\mathsf{TM}}\text{-}3} \\ \mathsf{GTO^{\mathsf{TM}}} & \mathsf{SuperSOT^{\mathsf{TM}}\text{-}6} \\ \mathsf{HiSeC^{\mathsf{TM}}} & \mathsf{SuperSOT^{\mathsf{TM}}\text{-}8} \\ \end{array}$ #### **DISCLAIMER** FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user. - A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. ## PRODUCT STATUS DEFINITIONS #### **Definition of Terms** | Datasheet Identification | Product Status | Definition | |--------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Advance Information | Formative or<br>In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice. | | Preliminary | First Production | This datasheet contains preliminary data, and supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. | | No Identification Needed | Full Production | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. | | Obsolete | Not In Production | This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only. |